Received: by 2002:a05:6358:11c7:b0:104:8066:f915 with SMTP id i7csp661830rwl; Fri, 31 Mar 2023 00:03:01 -0700 (PDT) X-Google-Smtp-Source: AKy350YpiSfh85WvO87eCdHAvK1YDqZDSjA+r+Pjg0ulsotrZDBWY6J8LWyxJEZ7OnUs1v1Ern6n X-Received: by 2002:a17:906:1001:b0:93f:e5e4:8c13 with SMTP id 1-20020a170906100100b0093fe5e48c13mr16474310ejm.5.1680246181396; Fri, 31 Mar 2023 00:03:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1680246181; cv=none; d=google.com; s=arc-20160816; b=VrXtAIv4dRYJgJL6UVQIR3W4jZEbhKOjS9pTsEef52i7Ad+j0VcDaHy3SKP4tTtLRk W+Xfq9PsG9uTAXsJTbKF/rKOn0JjzFK0K6kpX+03lOLM8WjtUgAbz+Im4FUhxsZ/H6bn +ABoA2n9MfFqq9wNsOJJHOI+MyviGefG2zbgK8YpEvzThGBxtFdGcgwkbiNCiKFXsdnv hC52RII6TH0cz/klwf/T8NdBbH8zHHgo82Mjrrt9YcNvvJeAZw6UC8oNhS1NcqG37q65 m/Lag6D4/W/LdUyJ56c65uw8+kgKWPCtQz25BQIANTr4k5909XLI0oN0X4LaSObR+mmd HPTQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date :dkim-signature; bh=EC+v/2olfRac9xNHQjMCulTSUV0NecCCgzAQO2RMC7M=; b=y+RyuqFPKPki1KW/zdaNBW/WTWA0PnrKPju2FtuAm5+RULNwa+yLySPbStPPt3MbLW z8t8DbnQ5vx5DsPA4QvG8Mpp/6dtoN1slDZeCU7pksmZGvxmqmXtaEYCXuX6QlvnUKmX gouhVi0s2bFiE3i+ITTPdEI3RINQWeFcb3iPhc3l0edi4myNVSgS9At9mlSiRKFJ9HR9 nuJEbaDSqqCPXRY4S4U5ijIVQyPth1sxv792NyR6qpdGDSkH/7IXRi/PFkrBs+xpHqm0 0XSd5b28jdFYZxjYorhI8mq0LTMpfv9sbduc3IqKp6ex/3Xxq9czMERrHoaG1/4zZPiE 2Mmg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=ZcdkjSe4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id d6-20020a170906c20600b009334d9759acsi1295626ejz.829.2023.03.31.00.02.33; Fri, 31 Mar 2023 00:03:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=ZcdkjSe4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229939AbjCaGrx (ORCPT + 99 others); Fri, 31 Mar 2023 02:47:53 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37514 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230124AbjCaGrv (ORCPT ); Fri, 31 Mar 2023 02:47:51 -0400 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id CE1B0103; Thu, 30 Mar 2023 23:47:49 -0700 (PDT) Received: from pps.filterd (m0279872.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 32V4Ofni016735; Fri, 31 Mar 2023 06:47:39 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=date : from : to : cc : subject : message-id : references : mime-version : content-type : in-reply-to; s=qcppdkim1; bh=EC+v/2olfRac9xNHQjMCulTSUV0NecCCgzAQO2RMC7M=; b=ZcdkjSe4+f0Xe+k+OxdfzK3aBe8Hjxh4FERqBZxc7asfizjeaD26BuT6x0/rnHUMN4eD npCOAuvYkCK4o4Ttbx/XIJXNC8D8n3ZGfHh7pjcpAmNL9lIc56eIqO8eY2JJX+u6qfXY ohHqS0ZtCZQJQjBVrrpoa1it9MoNNlL3KKU2nzEAihpCmbMlgJ0EfIW4uKDDJJrFkhPj XSAqJqBSYP5ruwNnJ4WHZlDeDWYETp+R09oegDqkJG29yCx1HrAJYfKDnseSa5f7nwk6 K1wgmK36FSo4RhnfdfjkFmZYlUjxDUs1ZB9ChwVQHxwe3vfuPRZHoF5MzVtjRCvvMG7r NA== Received: from nasanppmta03.qualcomm.com (i-global254.qualcomm.com [199.106.103.254]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3pncx0svwx-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 31 Mar 2023 06:47:39 +0000 Received: from nasanex01a.na.qualcomm.com (nasanex01a.na.qualcomm.com [10.52.223.231]) by NASANPPMTA03.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 32V6lcQ3003557 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 31 Mar 2023 06:47:38 GMT Received: from varda-linux.qualcomm.com (10.80.80.8) by nasanex01a.na.qualcomm.com (10.52.223.231) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.42; Thu, 30 Mar 2023 23:47:29 -0700 Date: Fri, 31 Mar 2023 12:17:24 +0530 From: Varadarajan Narayanan To: Dmitry Baryshkov CC: , , , , , , , , , , , , , , , , , Praveenkumar I Subject: Re: [PATCH v5 6/8] phy: qcom: qmp: Update IPQ9574 USB Phy initialization Sequence Message-ID: <20230331064723.GA19162@varda-linux.qualcomm.com> References: <60954818576384e36136cb706aa554788ec4bb22.1680162377.git.quic_varada@quicinc.com> <20230330125749.GA19941@varda-linux.qualcomm.com> MIME-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Disposition: inline In-Reply-To: User-Agent: Mutt/1.5.24 (2015-08-30) X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nasanex01a.na.qualcomm.com (10.52.223.231) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: NY_peXYU5JfWPaK_GlprEK4qB16F40j9 X-Proofpoint-GUID: NY_peXYU5JfWPaK_GlprEK4qB16F40j9 X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.254,Aquarius:18.0.942,Hydra:6.0.573,FMLib:17.11.170.22 definitions=2023-03-31_02,2023-03-30_04,2023-02-09_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 mlxscore=0 malwarescore=0 priorityscore=1501 bulkscore=0 adultscore=0 clxscore=1015 suspectscore=0 phishscore=0 mlxlogscore=999 spamscore=0 lowpriorityscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2303200000 definitions=main-2303310055 X-Spam-Status: No, score=-0.2 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Mar 30, 2023 at 04:09:41PM +0300, Dmitry Baryshkov wrote: > On Thu, 30 Mar 2023 at 15:58, Varadarajan Narayanan > wrote: > > > > On Thu, Mar 30, 2023 at 12:41:08PM +0300, Dmitry Baryshkov wrote: > > > On Thu, 30 Mar 2023 at 11:42, Varadarajan Narayanan > > > wrote: > > > > > > > > Updated USB QMP PHY Init sequence based on HPG for IPQ9574. > > > > Reused clock and reset list from existing targets. > > > > > > > > Signed-off-by: Praveenkumar I > > > > Signed-off-by: Varadarajan Narayanan > > > > --- > > > > Changes in v5: > > > > - Fix additional review comments > > > > - Use V3 register offsets > > > > Changes in v4: > > > > - Use qmp_usb_offsets for register space access > > > > Changes in v3: > > > > - Fix hex captitalization > > > > Changes in v2: > > > > - Removed unused phy register offsets > > > > - Moved the clock entries to the correct place > > > > - Maintain sorted order > > > > --- > > > > drivers/phy/qualcomm/phy-qcom-qmp-usb.c | 115 ++++++++++++++++++++++++++++++++ > > > > 1 file changed, 115 insertions(+) > > > > > > > > diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-usb.c b/drivers/phy/qualcomm/phy-qcom-qmp-usb.c > > > > index a49711c..77041dd 100644 > > > > --- a/drivers/phy/qualcomm/phy-qcom-qmp-usb.c > > > > +++ b/drivers/phy/qualcomm/phy-qcom-qmp-usb.c > > > > @@ -139,6 +139,88 @@ static const unsigned int qmp_v5_usb3phy_regs_layout[QPHY_LAYOUT_SIZE] = { > > > > [QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR] = QPHY_V5_PCS_USB3_LFPS_RXTERM_IRQ_CLEAR, > > > > }; > > > > > > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_serdes_tbl[] = { > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0x1a), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x08), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CLK_SELECT, 0x30), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_BG_TRIM, 0x0f), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_FASTLOCK_FO_GAIN, 0x0b), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SVS_MODE_CLK_SEL, 0x01), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_HSCLK_SEL, 0x00), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CMN_CONFIG, 0x06), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_PLL_IVCO, 0x0f), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SYS_CLK_CTRL, 0x06), > > > > + /* PLL and Loop filter settings */ > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DEC_START_MODE0, 0x68), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START1_MODE0, 0xab), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START2_MODE0, 0xaa), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START3_MODE0, 0x02), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CP_CTRL_MODE0, 0x09), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_PLL_RCTRL_MODE0, 0x16), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_PLL_CCTRL_MODE0, 0x28), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0xa0), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP1_MODE0, 0xaa), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP2_MODE0, 0x29), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP3_MODE0, 0x00), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CORE_CLK_EN, 0x00), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP_CFG, 0x00), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_MAP, 0x00), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_BG_TIMER, 0x0a), > > > > + /* SSC settings */ > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_EN_CENTER, 0x01), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER1, 0x7d), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER2, 0x01), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER1, 0x00), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER2, 0x00), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE1, 0x0a), > > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE2, 0x05), > > > > +}; > > > > + > > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_tx_tbl[] = { > > > > + QMP_PHY_INIT_CFG(QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN, 0x45), > > > > + QMP_PHY_INIT_CFG(QSERDES_TX_RCV_DETECT_LVL_2, 0x12), > > > > + QMP_PHY_INIT_CFG(QSERDES_TX_LANE_MODE, 0x06), > > > > +}; > > > > + > > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_rx_tbl[] = { > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_GAIN, 0x06), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2, 0x02), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x6c), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4c), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4, 0xb8), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x77), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_CNTRL, 0x03), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_DEGLITCH_CNTRL, 0x16), > > > > + QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_ENABLES, 0x0c), > > > > +}; > > > > + > > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_pcs_tbl[] = { > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V0, 0x15), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V0, 0x0e), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL2, 0x83), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL1, 0x02), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_L, 0x09), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_H_TOL, 0xa2), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_MAN_CODE, 0x85), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG1, 0xd1), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG2, 0x1f), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG3, 0x47), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_POWER_STATE_CONFIG2, 0x1b), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RXEQTRAINING_WAIT_TIME, 0x75), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RXEQTRAINING_RUN_TIME, 0x13), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LFPS_TX_ECSTART_EQTLOCK, 0x86), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x04), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TSYNC_RSYNC_TIME, 0x44), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_L, 0xe7), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_H, 0x03), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_U3_L, 0x40), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_U3_H, 0x00), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0x88), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V0, 0x17), > > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V0, 0x0f), > > > > +}; > > > > + > > > > static const struct qmp_phy_init_tbl ipq8074_usb3_serdes_tbl[] = { > > > > QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0x1a), > > > > QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x08), > > > > @@ -1558,6 +1640,14 @@ static const char * const qmp_phy_vreg_l[] = { > > > > "vdda-phy", "vdda-pll", > > > > }; > > > > > > > > +static const struct qmp_usb_offsets qmp_usb_offsets_ipq9574 = { > > > > + .serdes = 0, > > > > + .pcs = 0x800, > > > > + .pcs_usb = 0, > > > > > > No, pcs_usb is not 0. > > > > Not sure I understand this comment. > > > > Since IPQ9574 uses new style DT entries, pcs_usb_offset = 0 and > > that will not be used. > > > > qmp->pcs_usb is used in qmp_usb_enable_autonomous_mode and > > qmp_usb_disable_autonomous_mode. If "qmp->pcs_usb == 0", those > > functions use the value of qmp->pcs (0x7d800) for pcs_usb. > > So, you mixed qmp->pcs_usb and offsets->pcs_usb here. They are not equal. Got it. Thanks. Will set pcs_usb to 0x800, that way the register offsets will get calculated properly. Thanks Varada > > The registers used in these functions are > > QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR & QPHY_PCS_AUTONOMOUS_MODE_CTRL > > > > The offsets for the above registers as specified in > > qmp_v3_usb3phy_regs_layout is > > > > #define QPHY_V3_PCS_AUTONOMOUS_MODE_CTRL 0x0d8 > > #define QPHY_V3_PCS_LFPS_RXTERM_IRQ_CLEAR 0x0dc > > > > qphy_{set|clr}bits called from qmp_usb_enable_autonomous_mode and > > qmp_usb_disable_autonomous_mode will use the offset 0x7d8d8 and > > 0x78d8c. This offset matches with the register offset document of > > the IPQ9574. So, felt setting pcs_usb to zero should be ok. Can > > you please clarify. > > And this tells you what pcs_usb offset is. > > > > > Thanks > > Varada > > > > > > > > > > > + .tx = 0x200, > > > > + .rx = 0x400, > > > > +}; > > > > + > > > > static const struct qmp_usb_offsets qmp_usb_offsets_v5 = { > > > > .serdes = 0, > > > > .pcs = 0x0200, > > > > @@ -1586,6 +1676,28 @@ static const struct qmp_phy_cfg ipq8074_usb3phy_cfg = { > > > > .regs = qmp_v3_usb3phy_regs_layout, > > > > }; > > > > > > > > +static const struct qmp_phy_cfg ipq9574_usb3phy_cfg = { > > > > + .lanes = 1, > > > > + > > > > + .offsets = &qmp_usb_offsets_ipq9574, > > > > + > > > > + .serdes_tbl = ipq9574_usb3_serdes_tbl, > > > > + .serdes_tbl_num = ARRAY_SIZE(ipq9574_usb3_serdes_tbl), > > > > + .tx_tbl = ipq9574_usb3_tx_tbl, > > > > + .tx_tbl_num = ARRAY_SIZE(ipq9574_usb3_tx_tbl), > > > > + .rx_tbl = ipq9574_usb3_rx_tbl, > > > > + .rx_tbl_num = ARRAY_SIZE(ipq9574_usb3_rx_tbl), > > > > + .pcs_tbl = ipq9574_usb3_pcs_tbl, > > > > + .pcs_tbl_num = ARRAY_SIZE(ipq9574_usb3_pcs_tbl), > > > > + .clk_list = qmp_v4_phy_clk_l, > > > > + .num_clks = ARRAY_SIZE(qmp_v4_phy_clk_l), > > > > + .reset_list = qcm2290_usb3phy_reset_l, > > > > + .num_resets = ARRAY_SIZE(qcm2290_usb3phy_reset_l), > > > > + .vreg_list = qmp_phy_vreg_l, > > > > + .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), > > > > + .regs = qmp_v3_usb3phy_regs_layout, > > > > +}; > > > > + > > > > static const struct qmp_phy_cfg msm8996_usb3phy_cfg = { > > > > .lanes = 1, > > > > > > > > @@ -2589,6 +2701,9 @@ static const struct of_device_id qmp_usb_of_match_table[] = { > > > > .compatible = "qcom,ipq8074-qmp-usb3-phy", > > > > .data = &ipq8074_usb3phy_cfg, > > > > }, { > > > > + .compatible = "qcom,ipq9574-qmp-usb3-phy", > > > > + .data = &ipq9574_usb3phy_cfg, > > > > + }, { > > > > .compatible = "qcom,msm8996-qmp-usb3-phy", > > > > .data = &msm8996_usb3phy_cfg, > > > > }, { > > > > -- > > > > 2.7.4 > > > > > > > > > > > > > -- > > > With best wishes > > > Dmitry > > > > -- > With best wishes > Dmitry