Received: by 2002:a05:6358:11c7:b0:104:8066:f915 with SMTP id i7csp5796562rwl; Tue, 4 Apr 2023 03:56:32 -0700 (PDT) X-Google-Smtp-Source: AKy350a9wStI9aQ0P0XsnO3uAk6sUPFhksNddUs8s0DzV8cHL5NJGbkNw+Ut7qfqqc8OQNFKUVEJ X-Received: by 2002:a17:906:6782:b0:91d:a049:17a9 with SMTP id q2-20020a170906678200b0091da04917a9mr1628204ejp.36.1680605791824; Tue, 04 Apr 2023 03:56:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1680605791; cv=none; d=google.com; s=arc-20160816; b=JT/XVzouxp56KNzVYSxhIhvkwieYjhLor4lxEOxFBfEWxPjIsq3BKlt9YwotFNDdT4 c/Jnk8FK/KFUN8w/ldXz3kT6nKiEvFqihPw4H+eUoFMfWBr8H05L+MYCpGvY5xRVh2Ib 6oYvyGp/UE8pM8TacqNKtfECHQfe0POZ1CfLaxFFAoHhTGE8mUZnUtb3/PFjFL/9SNU+ GZdj7U3oxO8JL1H4ISnemV9ZNp1N215tolKxGZF+RwQQjjnB1lyRelwfEW0ALsVvqVj6 MiyPUAD7INaPt7L1XXkxMAJ+3n3uQvE8luJh2NA8OhL95dWvIVkt+t5Nlb8Bj0VZ13ql nIzA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=xiBkMNop4zUxT+iIfOnmWuMSopGG/t7/1Amns2i3v5k=; b=UEWvCSowiEU8Fd8SssNh1Z5jOpgCZ6DdzW8SPEO+cuDcC1OEEyjFY3C9x7ocvdJVmy xSp+tUSYPAbpvPCmpMTDx86NHAwBu2DjOWCbxwIFuiFIHbv7l4g5MWi3h1VVpPWuvv7N A2qhb/qBh6WdompmLEFlpKwzMt6p1SZ9JupJ16lmfQsOQCMbK3HDh6p2F/gYOxHLGceH JGNibZMKMovdPlvHx79teJI4v3DhV1aaiBqnUaBc+6geXg7IDpJjdPFJqk9Ex0xjok9b PKVVGg6N4awWqk1D+KdDI6RnHGE4Gyd+T7vszUlA7Ayz47HFCqkLVDD4m4nh5h/WIh/t 0L1Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=nZH5g8eD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j9-20020a170906474900b008b1e792860dsi4785400ejs.339.2023.04.04.03.56.07; Tue, 04 Apr 2023 03:56:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=nZH5g8eD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234820AbjDDKy1 (ORCPT + 99 others); Tue, 4 Apr 2023 06:54:27 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38434 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234493AbjDDKxa (ORCPT ); Tue, 4 Apr 2023 06:53:30 -0400 Received: from mga02.intel.com (mga02.intel.com [134.134.136.20]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D76CD421F; Tue, 4 Apr 2023 03:53:08 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1680605588; x=1712141588; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=xePdNXHU682aUfMVCFmcmPRxw9pVvyjrZ2d9bkzRB0U=; b=nZH5g8eDFrMberKP41DjOHonCxLU2ztX3mG6kN+ZqwGRyLZcgORv9b97 sDg1uCPyyogr2GRlPgSn79BlBZf4yr5ynL98IczMuMsdrxvoiX310AGb6 JbLg24g6PIx4Cw3Jrm7jrpW3nRxl/kjdMUHteJUaZDvQwu0RkKdN4imo2 SDxlxIBRbxvCVExw/YGIa/rriYpQpuQKb+NYBzxSsBgPjL5cJOMhDTYyL h0W/W7NbUbjwc1pTtnmjxWXAv4mOwG5ceOgssxQ5vF6gWseW9xgMNgxqG i1EEUBUM+p9yHDHIKJI7foafdTEvr5+lTpxWMv71QV0vNENsC0wyydi/e A==; X-IronPort-AV: E=McAfee;i="6600,9927,10669"; a="330734016" X-IronPort-AV: E=Sophos;i="5.98,317,1673942400"; d="scan'208";a="330734016" Received: from fmsmga003.fm.intel.com ([10.253.24.29]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 04 Apr 2023 03:53:02 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10669"; a="775597805" X-IronPort-AV: E=Sophos;i="5.98,317,1673942400"; d="scan'208";a="775597805" Received: from unknown (HELO fred..) ([172.25.112.68]) by FMSMGA003.fm.intel.com with ESMTP; 04 Apr 2023 03:53:01 -0700 From: Xin Li To: linux-kernel@vger.kernel.org, x86@kernel.org, kvm@vger.kernel.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, hpa@zytor.com, peterz@infradead.org, andrew.cooper3@citrix.com, seanjc@google.com, pbonzini@redhat.com, ravi.v.shankar@intel.com, jiangshanlai@gmail.com, shan.kang@intel.com Subject: [PATCH v7 09/33] x86/cpu: add X86_CR4_FRED macro Date: Tue, 4 Apr 2023 03:26:52 -0700 Message-Id: <20230404102716.1795-10-xin3.li@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230404102716.1795-1-xin3.li@intel.com> References: <20230404102716.1795-1-xin3.li@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.5 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, RCVD_IN_MSPIKE_H3,RCVD_IN_MSPIKE_WL,SPF_HELO_NONE,SPF_NONE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: "H. Peter Anvin (Intel)" Add X86_CR4_FRED macro for the FRED bit in %cr4. This bit should be a pinned bit, not to be changed after initialization. Signed-off-by: H. Peter Anvin (Intel) Tested-by: Shan Kang Signed-off-by: Xin Li --- arch/x86/include/uapi/asm/processor-flags.h | 2 ++ arch/x86/kernel/cpu/common.c | 11 ++++++++--- 2 files changed, 10 insertions(+), 3 deletions(-) diff --git a/arch/x86/include/uapi/asm/processor-flags.h b/arch/x86/include/uapi/asm/processor-flags.h index c47cc7f2feeb..a90933f1ff41 100644 --- a/arch/x86/include/uapi/asm/processor-flags.h +++ b/arch/x86/include/uapi/asm/processor-flags.h @@ -132,6 +132,8 @@ #define X86_CR4_PKE _BITUL(X86_CR4_PKE_BIT) #define X86_CR4_CET_BIT 23 /* enable Control-flow Enforcement Technology */ #define X86_CR4_CET _BITUL(X86_CR4_CET_BIT) +#define X86_CR4_FRED_BIT 32 /* enable FRED kernel entry */ +#define X86_CR4_FRED _BITULL(X86_CR4_FRED_BIT) /* * x86-64 Task Priority Register, CR8 diff --git a/arch/x86/kernel/cpu/common.c b/arch/x86/kernel/cpu/common.c index 8cd4126d8253..e8cf6f4cfb52 100644 --- a/arch/x86/kernel/cpu/common.c +++ b/arch/x86/kernel/cpu/common.c @@ -412,10 +412,15 @@ static __always_inline void setup_umip(struct cpuinfo_x86 *c) cr4_clear_bits(X86_CR4_UMIP); } -/* These bits should not change their value after CPU init is finished. */ +/* + * These bits should not change their value after CPU init is finished. + * The explicit cast to unsigned long suppresses a warning on i386 for + * x86-64 only feature bits >= 32. + */ static const unsigned long cr4_pinned_mask = - X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP | - X86_CR4_FSGSBASE | X86_CR4_CET; + (unsigned long) + (X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP | + X86_CR4_FSGSBASE | X86_CR4_CET | X86_CR4_FRED); static DEFINE_STATIC_KEY_FALSE_RO(cr_pinning); static unsigned long cr4_pinned_bits __ro_after_init; -- 2.34.1