Received: by 2002:a05:6358:11c7:b0:104:8066:f915 with SMTP id i7csp6189130rwl; Tue, 4 Apr 2023 09:01:49 -0700 (PDT) X-Google-Smtp-Source: AKy350YHkHYAaJvuWDbFtn/VMN176Kw68TC88QIRlka+Tf5CXfbKR0dTRn8quJLRPn/suvmtswdj X-Received: by 2002:a17:907:1b1a:b0:93d:cffb:80ba with SMTP id mp26-20020a1709071b1a00b0093dcffb80bamr3140815ejc.66.1680624109426; Tue, 04 Apr 2023 09:01:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1680624109; cv=none; d=google.com; s=arc-20160816; b=vQxmSsIqls2noxJ0lg1eWLlFDvROce2yZTa8ZHc3gU60S3CqzjopmqnHyEC14Hzdzt hLk+dG9Oc5xEzI6vxXHeeFm1Uw645xcmGXdL8VDz+fzHU0v9SfdsRH6oaAqN+hlDvsPQ qb2Ueg2CBfug8SU36ubJ8b2uQTVkuc1VZ0PnZhspt8z+d+/b+eNtDbxVlevhRVGr0bGm 5vzUW4sVMPwNqVFEPKEfQd3xU+Um/65/AVxFXJrKlnhnvSuMJ7VGhUURFMdjYiNHkIQT EFSMtGO0RfpAmhFXzw/bBDY4makqhQ9/Cehs+kp3xXgXIKV+pW4YoqldpGyfgDdwGenz 2XDw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=QACcL2z5H0WiVPZBqWtG1qVoEZA/+FwC6rxiZKbXGhQ=; b=G3H4BkdimP2g3nmXCEPwL1sELF5n17Fdk/9zlEKCyqr7NDbT8ZVxihF+WNtCj5vER0 3X3KTeIWH5BZ9jAMM8fLfK6TPyKVgqjWmoUbrDeqxL+m+McQ7XapE9fIvg0V6rj2oXk1 JRFstwbwQOg1EfoqC4qWcgD8VtSPEf/V1ddAX3bieGfr8fKbT8yKf7EyFhC8BZe6r7+O kU9OfejLoEH2McvLdVTQYBaP9S4H/8nT56d0PUiWNbCQ6CuKCsTmWMLSuVj+5OrlCON+ 4WyqtZKUz1v7pycomYTKZIya27cQ3ModAvLXxGhuNbCasOLJV/JsAYkL2KWy0u7pzH8C 4i/A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sberdevices.ru header.s=mail header.b=Ki2cStm4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=sberdevices.ru Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e6-20020a1709062c0600b0093138e5a851si2130202ejh.344.2023.04.04.09.01.23; Tue, 04 Apr 2023 09:01:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@sberdevices.ru header.s=mail header.b=Ki2cStm4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=sberdevices.ru Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235042AbjDDPy6 (ORCPT + 99 others); Tue, 4 Apr 2023 11:54:58 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54724 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235832AbjDDPyt (ORCPT ); Tue, 4 Apr 2023 11:54:49 -0400 Received: from mx.sberdevices.ru (mx.sberdevices.ru [45.89.227.171]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id DD9245255; Tue, 4 Apr 2023 08:54:20 -0700 (PDT) Received: from s-lin-edge02.sberdevices.ru (localhost [127.0.0.1]) by mx.sberdevices.ru (Postfix) with ESMTP id 2FC3B5FD11; Tue, 4 Apr 2023 18:53:45 +0300 (MSK) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sberdevices.ru; s=mail; t=1680623625; bh=QACcL2z5H0WiVPZBqWtG1qVoEZA/+FwC6rxiZKbXGhQ=; h=From:To:Subject:Date:Message-ID:MIME-Version:Content-Type; b=Ki2cStm4oUQf3Reu6+eRD7kp7pXii0FWmMRDrMfDt+fIQShazVV1wgmJG/uoIZuCV Vp+1bbUk3IBsVtbM/CSvx6nXw72cFlRKpXKOYtv14m3CHOemp8LI9dBv1lzgJn7VBm NPwhYAjcqRTy1kzyb+lGBM2XuaxReh5revetkLolsFqzgbiY4TsLnhB7fXhdChRrUq eDMlhYaxmVxrPavdthi2Oz4Ya3ITvXbNemfXmMdljobW5ZuovSBLIUQ0Qbagg4MT8X Kbk22SWBJ2BXCjuyMCDmncwtkubFtq3iZZcaAxSUBPq8yBq9Me1wiKtbt9yBRPGK4c KuNaTYW6PaetQ== Received: from S-MS-EXCH01.sberdevices.ru (S-MS-EXCH01.sberdevices.ru [172.16.1.4]) by mx.sberdevices.ru (Postfix) with ESMTP; Tue, 4 Apr 2023 18:53:45 +0300 (MSK) From: Dmitry Rokosov To: , , , , , , , CC: , , , , , , , , Dmitry Rokosov Subject: [PATCH v12 2/6] clk: meson: introduce new pll power-on sequence for A1 SoC family Date: Tue, 4 Apr 2023 18:53:28 +0300 Message-ID: <20230404155332.9571-3-ddrokosov@sberdevices.ru> X-Mailer: git-send-email 2.36.0 In-Reply-To: <20230404155332.9571-1-ddrokosov@sberdevices.ru> References: <20230404155332.9571-1-ddrokosov@sberdevices.ru> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Originating-IP: [172.16.1.6] X-ClientProxiedBy: S-MS-EXCH01.sberdevices.ru (172.16.1.4) To S-MS-EXCH01.sberdevices.ru (172.16.1.4) X-KSMG-Rule-ID: 4 X-KSMG-Message-Action: clean X-KSMG-AntiSpam-Status: not scanned, disabled by settings X-KSMG-AntiSpam-Interceptor-Info: not scanned X-KSMG-AntiPhishing: not scanned, disabled by settings X-KSMG-AntiVirus: Kaspersky Secure Mail Gateway, version 1.1.2.30, bases: 2023/04/04 13:20:00 #21030339 X-KSMG-AntiVirus-Status: Clean, skipped X-Spam-Status: No, score=-0.2 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Modern meson PLL IPs are a little bit different from early known PLLs. The main difference is located in the init/enable/disable sequences; the rate logic is the same. In A1 PLL, the PLL enable sequence is different, so add new optional pll reg bits and use the new power-on sequence to enable the PLL: 1. enable the pll, delay for 10us 2. enable the pll self-adaption current module, delay for 40us 3. enable the lock detect module Signed-off-by: Jian Hu Acked-by: Martin Blumenstingl Signed-off-by: Dmitry Rokosov --- drivers/clk/meson/clk-pll.c | 23 +++++++++++++++++++++++ drivers/clk/meson/clk-pll.h | 2 ++ 2 files changed, 25 insertions(+) diff --git a/drivers/clk/meson/clk-pll.c b/drivers/clk/meson/clk-pll.c index 314ca945a4d0..56ec2210f1ad 100644 --- a/drivers/clk/meson/clk-pll.c +++ b/drivers/clk/meson/clk-pll.c @@ -358,6 +358,25 @@ static int meson_clk_pll_enable(struct clk_hw *hw) if (MESON_PARM_APPLICABLE(&pll->rst)) meson_parm_write(clk->map, &pll->rst, 0); + /* + * Compared with the previous SoCs, self-adaption current module + * is newly added for A1, keep the new power-on sequence to enable the + * PLL. The sequence is: + * 1. enable the pll, delay for 10us + * 2. enable the pll self-adaption current module, delay for 40us + * 3. enable the lock detect module + */ + if (MESON_PARM_APPLICABLE(&pll->current_en)) { + usleep_range(10, 20); + meson_parm_write(clk->map, &pll->current_en, 1); + usleep_range(40, 50); + }; + + if (MESON_PARM_APPLICABLE(&pll->l_detect)) { + meson_parm_write(clk->map, &pll->l_detect, 1); + meson_parm_write(clk->map, &pll->l_detect, 0); + } + if (meson_clk_pll_wait_lock(hw)) return -EIO; @@ -375,6 +394,10 @@ static void meson_clk_pll_disable(struct clk_hw *hw) /* Disable the pll */ meson_parm_write(clk->map, &pll->en, 0); + + /* Disable PLL internal self-adaption current module */ + if (MESON_PARM_APPLICABLE(&pll->current_en)) + meson_parm_write(clk->map, &pll->current_en, 0); } static int meson_clk_pll_set_rate(struct clk_hw *hw, unsigned long rate, diff --git a/drivers/clk/meson/clk-pll.h b/drivers/clk/meson/clk-pll.h index 367efd0f6410..a2228c0fdce5 100644 --- a/drivers/clk/meson/clk-pll.h +++ b/drivers/clk/meson/clk-pll.h @@ -36,6 +36,8 @@ struct meson_clk_pll_data { struct parm frac; struct parm l; struct parm rst; + struct parm current_en; + struct parm l_detect; const struct reg_sequence *init_regs; unsigned int init_count; const struct pll_params_table *table; -- 2.36.0