Received: by 2002:a05:6358:9144:b0:117:f937:c515 with SMTP id r4csp609513rwr; Thu, 20 Apr 2023 04:10:42 -0700 (PDT) X-Google-Smtp-Source: AKy350Y2mPXKDprORzVR34OgnF91f7+0lnJ4qQLi88Y1EBY2N+BUS1TJgsMqxVTrv/9sHaU52ix7 X-Received: by 2002:a05:6a00:23d1:b0:63e:fb6d:a1c0 with SMTP id g17-20020a056a0023d100b0063efb6da1c0mr941328pfc.33.1681989041934; Thu, 20 Apr 2023 04:10:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1681989041; cv=none; d=google.com; s=arc-20160816; b=aT0zNMoaFuJdlXvB7xXye8xml2nPX+8jyUr8TMuVAz8y+g3425Jf0GDr0FNLHyZdrU zYC9MmRY6sAxWCeaQdV642wSXKRKihJ9BktCrIiKbjzKwkJrvyykZ5+KXUvRKGr8Y2m6 qdyk8vhpbVVsrSgTqHbqk3prVMJYL5f68OZlRI5UY3Mwl/U04iZNl5kIIZ1B1DnA97b4 AQLBdS3l+BYkf3TT2aiuBBvyvn/5YbwmKBeYPoJKAAeAUIMlMRqAQRa1IkLIonVwyley AENdGe00KRQBkcFKsv3Y8OX7Tt9niXvRaDtVVq+f7T9qWzl3NT6upXqjkAytNj4pPrpp wxUg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=/PZpTc92CqTVfd4Fylyy67IfVViXfiTk8ZYoi9tL520=; b=pmzpTXv5agk8HFbD3P9iwGFH0GboudgSLjCsRXOFps6p5xz4kXs+j6/Cvx4cjNrmly ZFiBB4USb5XK5wEwZtjq4343IhHYkNUlyTJdEodtf4TZloGWMZidn3MunjXNNYBYY/aJ dravSGR09JHsTwhqQQB6TeVopJv6+oeJfuP8C7BI+6cGvy88fv1Ww94QThOxqAzlBsY8 vFlFbRPH3XS5c5fGd329dglHSQ6yREwaX+h2Ew/GVbdJTISK79Wfpwthxoh6mB2auDAL aVm0qhSg1hHsvyaNbp8CasNMGPHhcYcQtNXTsbvloVUoxqcbei4hLbLAsAX0nUfYXsB5 reMA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id x64-20020a626343000000b0063b84b24100si1362986pfb.176.2023.04.20.04.10.13; Thu, 20 Apr 2023 04:10:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235461AbjDTLJA (ORCPT + 99 others); Thu, 20 Apr 2023 07:09:00 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33190 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235451AbjDTLI2 (ORCPT ); Thu, 20 Apr 2023 07:08:28 -0400 Received: from fd01.gateway.ufhost.com (fd01.gateway.ufhost.com [61.152.239.71]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0265D55B8; Thu, 20 Apr 2023 04:04:37 -0700 (PDT) Received: from EXMBX165.cuchost.com (unknown [175.102.18.54]) (using TLSv1 with cipher DHE-RSA-AES256-SHA (256/256 bits)) (Client CN "EXMBX165", Issuer "EXMBX165" (not verified)) by fd01.gateway.ufhost.com (Postfix) with ESMTP id 62D5924E12B; Thu, 20 Apr 2023 19:00:56 +0800 (CST) Received: from EXMBX171.cuchost.com (172.16.6.91) by EXMBX165.cuchost.com (172.16.6.75) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Thu, 20 Apr 2023 19:00:56 +0800 Received: from ubuntu.localdomain (113.72.144.253) by EXMBX171.cuchost.com (172.16.6.91) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Thu, 20 Apr 2023 19:00:55 +0800 From: Minda Chen To: Emil Renner Berthing , Conor Dooley , Vinod Koul , Kishon Vijay Abraham I , Rob Herring , Krzysztof Kozlowski , Pawel Laszczak , Greg Kroah-Hartman , Peter Chen , Roger Quadros , Philipp Zabel CC: , , , , , Paul Walmsley , Palmer Dabbelt , Albert Ou , "Minda Chen" , Mason Huo Subject: [PATCH v5 2/7] dt-bindings: phy: Add StarFive JH7110 PCIe PHY Date: Thu, 20 Apr 2023 19:00:47 +0800 Message-ID: <20230420110052.3182-3-minda.chen@starfivetech.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20230420110052.3182-1-minda.chen@starfivetech.com> References: <20230420110052.3182-1-minda.chen@starfivetech.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [113.72.144.253] X-ClientProxiedBy: EXCAS066.cuchost.com (172.16.6.26) To EXMBX171.cuchost.com (172.16.6.91) X-YovoleRuleAgent: yovoleflag X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,RCVD_IN_MSPIKE_H2, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add StarFive JH7110 SoC PCIe 2.0 PHY dt-binding. PCIe PHY0 (phy@10210000) can be used as USB 3.0 PHY. Signed-off-by: Minda Chen Reviewed-by: Hal Feng --- .../phy/starfive,jh7110-pcie-phy.yaml | 58 +++++++++++++++++++ 1 file changed, 58 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/starfive,jh7110-pcie-phy.yaml diff --git a/Documentation/devicetree/bindings/phy/starfive,jh7110-pcie-phy.yaml b/Documentation/devicetree/bindings/phy/starfive,jh7110-pcie-phy.yaml new file mode 100644 index 000000000000..2e83a6164cd1 --- /dev/null +++ b/Documentation/devicetree/bindings/phy/starfive,jh7110-pcie-phy.yaml @@ -0,0 +1,58 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/phy/starfive,jh7110-pcie-phy.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: StarFive JH7110 PCIe 2.0 PHY + +maintainers: + - Minda Chen + +properties: + compatible: + const: starfive,jh7110-pcie-phy + + reg: + maxItems: 1 + + "#phy-cells": + const: 0 + + starfive,sys-syscon: + $ref: /schemas/types.yaml#/definitions/phandle-array + items: + - items: + - description: phandle to System Register Controller sys_syscon node. + - description: PHY connect offset of SYS_SYSCONSAIF__SYSCFG register for USB PHY. + description: + The phandle to System Register Controller syscon node and the PHY connect offset + of SYS_SYSCONSAIF__SYSCFG register. Connect PHY to USB3 controller. + + starfive,stg-syscon: + $ref: /schemas/types.yaml#/definitions/phandle-array + items: + - items: + - description: phandle to System Register Controller stg_syscon node. + - description: PHY mode offset of STG_SYSCONSAIF__SYSCFG register. + - description: PHY enable for USB offset of STG_SYSCONSAIF__SYSCFG register. + description: + The phandle to System Register Controller syscon node and the offset + of STG_SYSCONSAIF__SYSCFG register for PCIe PHY. Total 2 regsisters offset. + +required: + - compatible + - reg + - "#phy-cells" + +additionalProperties: false + +examples: + - | + phy@10210000 { + compatible = "starfive,jh7110-pcie-phy"; + reg = <0x10210000 0x10000>; + #phy-cells = <0>; + starfive,sys-syscon = <&sys_syscon 0x18>; + starfive,stg-syscon = <&stg_syscon 0x148 0x1f4>; + }; -- 2.17.1