Received: by 2002:a05:6358:9144:b0:117:f937:c515 with SMTP id r4csp2796446rwr; Fri, 21 Apr 2023 14:24:13 -0700 (PDT) X-Google-Smtp-Source: AKy350YfAOCmDEOZUpEkHrDe3sCOarEC2OF6weosSSmeKVENeEREhoMMGRiwps9mk/RGLi0JGD22 X-Received: by 2002:a05:6a20:440d:b0:d9:3de:541e with SMTP id ce13-20020a056a20440d00b000d903de541emr7570543pzb.6.1682112252639; Fri, 21 Apr 2023 14:24:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1682112252; cv=none; d=google.com; s=arc-20160816; b=hjSXPaeCVHXlCnVzPPmb3e6igxjmXlnqouOjqxcUkG22IpZIGag2fd3yynXmcLNYPK nFKWJVeOGgkAE5wpt5/LN3Zwg1mfOx+twwT2sbXViQPhXPOauHQ7NaFxlKkEHxFB1QH0 KWRuocIxDtDg24pnNZ6vukqlycBkfsTJjGMQlbFe+AloBq4PueADb5elnzzYdpD5iTn3 gLiHqfsS0gVboaiN/7bCZ+JRdLPsEGGB8kCafYN9yMVF4Sq4RFk/7Ze9OJeLYcnHbkkX HZgITF1EeLrRtG/gYtyNqaHxDeodZ3VhQe1J/CKjdokcPygQQqGDYpXJRdYSxSnNCmIn EN1w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=ubOyT9TJRKaTJoaYf6HTH0kpwv+rBME4zXrQlXkAL40=; b=kZgol6L+lD8vMk/jrHQ9DIqT178r3z3e8tkLZ28gpC1F0zy2ucHkYE8epS0XPObXzg ZX3rSdNyB2c3GmyzK5NQRfTEumkI6x9sbtoz/C8Swyaoy+yXPiT5xMrYT/66Rz5rQmPA 4jXVzJj/RoI8Ocsbg8Cmudli3UQAVW8RIc9eGdzGWU/8tMRtcA7q2YJgZe1LVyLf6GyM Gi63XZ08SiOvbiO6cc/DUuLerukf5f77SuqJPIz+v+EamGQquekt7KqztIZDOaniyKyf xHi6O9T42y7uTfUNzO/kt57YOo/6dJTZMbIB/K+J5aftAOOK4abjlWVe9ApXSukE/Uy1 D/yA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=kopZBqCB; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j16-20020a63e750000000b0051b631334f1si4869983pgk.764.2023.04.21.14.24.01; Fri, 21 Apr 2023 14:24:12 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=kopZBqCB; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233046AbjDUVNg (ORCPT + 99 others); Fri, 21 Apr 2023 17:13:36 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54350 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232808AbjDUVNf (ORCPT ); Fri, 21 Apr 2023 17:13:35 -0400 Received: from mail-lf1-x132.google.com (mail-lf1-x132.google.com [IPv6:2a00:1450:4864:20::132]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2845B188 for ; Fri, 21 Apr 2023 14:13:33 -0700 (PDT) Received: by mail-lf1-x132.google.com with SMTP id 2adb3069b0e04-4ec817735a7so2155128e87.3 for ; Fri, 21 Apr 2023 14:13:33 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1682111611; x=1684703611; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=ubOyT9TJRKaTJoaYf6HTH0kpwv+rBME4zXrQlXkAL40=; b=kopZBqCBWh1l6X2KDttlezfAbwVFFrtSmBh4H5moZi6yqacdLQXhXTTiiySpKCrjTw CSgMJ5gogKFJJlWDHXvn6xBwjA9Yh66I9Pn0b1WhHedvXYKgPuopH/7SFx8E+rzaRr3g 3lcvX39L3vm1mc6hdTX3INN5VeLgXfJFFN4xRwhgo6SJw3/VbX6JMo9KjwV19Xss1l1S xdInFjznkfSF2uxMWoEksDzkPVK7TBOfwHgV/zDQolNGSUuJYY1GYKqIsRDTPaInpNiG GL9qfyoFe+Bv/FpuR4MJBI6FCy3S+pRDRUfRVw8UU3E6hvIe4D108FYlBafTh5u5BqaS lC9g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1682111611; x=1684703611; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=ubOyT9TJRKaTJoaYf6HTH0kpwv+rBME4zXrQlXkAL40=; b=XWQczuKDuxTqUhO3Sfn3rs+Qi1sl140Ka7BNApmyZhF+hsQd4g1a+jklMbfmdPOvta fu6PYUFcGrwD573mVECxRBqL6fFcsYJ5/w/0gR1YS8952sZEjVkgYwKwwRW7XbOpKDLh TAtx66xk7/v0AmIXzoW2tvqwS7itv7ji+dZ7EhbypEf09m3Rbi5l9T8SrUDIiK+A5lb8 9ykl/XrhpzMPPo9ijns3QR2i8WYhXNzrwJroXd9WHScf446PMAiN03nLx8e8wh0i39Os FTlyAmB4EYrbEpzPUoJ0ftdO8RH2UbeIzN+j5CQ7vY8xdpOUvNri2raaHx9XxrLCwglM zgBQ== X-Gm-Message-State: AAQBX9cXLkqN0awj7PiOGSaY4QYoOTMvDFxdZWbNSQAhHyIBGyVJaYrW ttrtJjTkWdXSUrtJQ1bmD8HVHm0ozY5yzgl3XAM= X-Received: by 2002:ac2:5d25:0:b0:4d5:a689:7580 with SMTP id i5-20020ac25d25000000b004d5a6897580mr1598716lfb.47.1682111611389; Fri, 21 Apr 2023 14:13:31 -0700 (PDT) Received: from ?IPV6:2001:14ba:a085:4d00::8a5? (dzccz6yyyyyyyyyyybcwt-3.rev.dnainternet.fi. [2001:14ba:a085:4d00::8a5]) by smtp.gmail.com with ESMTPSA id h25-20020ac25979000000b004e9c8290512sm681169lfp.82.2023.04.21.14.13.30 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 21 Apr 2023 14:13:30 -0700 (PDT) Message-ID: <62df2f48-2553-72f0-43e4-9a5d4027ab81@linaro.org> Date: Sat, 22 Apr 2023 00:13:30 +0300 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.9.0 Subject: Re: [PATCH v1 4/5] drm/msm/dpu: calculate DSC encoder parameters dynamically Content-Language: en-GB To: Kuogee Hsieh , dri-devel@lists.freedesktop.org, robdclark@gmail.com, sean@poorly.run, swboyd@chromium.org, dianders@chromium.org, vkoul@kernel.org, daniel@ffwll.ch, airlied@gmail.com, agross@kernel.org, andersson@kernel.org Cc: quic_abhinavk@quicinc.com, quic_sbillaka@quicinc.com, marijn.suijten@somainline.org, freedreno@lists.freedesktop.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org References: <1682033114-28483-1-git-send-email-quic_khsieh@quicinc.com> <1682033114-28483-5-git-send-email-quic_khsieh@quicinc.com> <95a37ba2-29b5-47b9-48df-1bd4e4c409c5@quicinc.com> From: Dmitry Baryshkov In-Reply-To: <95a37ba2-29b5-47b9-48df-1bd4e4c409c5@quicinc.com> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-5.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 22/04/2023 00:07, Kuogee Hsieh wrote: > > On 4/20/2023 5:27 PM, Dmitry Baryshkov wrote: >> On 21/04/2023 02:25, Kuogee Hsieh wrote: >>> During DSC preparation, add run time calculation to figure out what >>> usage modes, split mode and merge mode, is going to be setup. >>> >>> Signed-off-by: Kuogee Hsieh >>> --- >>>   drivers/gpu/drm/msm/disp/dpu1/dpu_encoder.c | 56 >>> ++++++++++++++++------------- >>>   1 file changed, 32 insertions(+), 24 deletions(-) >>> >>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder.c >>> b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder.c >>> index 2fdacf1..5677728 100644 >>> --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder.c >>> +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder.c >>> @@ -529,17 +529,9 @@ void dpu_encoder_helper_split_config( >>>   bool dpu_encoder_use_dsc_merge(struct drm_encoder *drm_enc) >>>   { >>>       struct dpu_encoder_virt *dpu_enc = to_dpu_encoder_virt(drm_enc); >>> -    int i, intf_count = 0, num_dsc = 0; >>> +    struct msm_display_topology *topology = &dpu_enc->topology; >>>   -    for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++) >>> -        if (dpu_enc->phys_encs[i]) >>> -            intf_count++; >>> - >>> -    /* See dpu_encoder_get_topology, we only support 2:2:1 topology */ >>> -    if (dpu_enc->dsc) >>> -        num_dsc = 2; >>> - >>> -    return (num_dsc > 0) && (num_dsc > intf_count); >>> +    return (topology->num_dsc > topology->num_intf); >>>   } >>>     static void dpu_encoder_get_topology( >>> @@ -1861,41 +1853,57 @@ static void dpu_encoder_prep_dsc(struct >>> dpu_encoder_virt *dpu_enc, >>>       struct dpu_encoder_phys *enc_master = dpu_enc->cur_master; >>>       struct dpu_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC]; >>>       struct dpu_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC]; >>> +    struct msm_display_topology *topology = &dpu_enc->topology; >>>       int this_frame_slices; >>>       int intf_ip_w, enc_ip_w; >>> -    int dsc_common_mode; >>> +    int dsc_common_mode = 0; >>>       int pic_width; >>>       u32 initial_lines; >>> +    int num_dsc, num_intf; >>>       int i; >>>         for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) { >>>           hw_pp[i] = dpu_enc->hw_pp[i]; >>>           hw_dsc[i] = dpu_enc->hw_dsc[i]; >>> - >>> -        if (!hw_pp[i] || !hw_dsc[i]) { >>> -            DPU_ERROR_ENC(dpu_enc, "invalid params for DSC\n"); >>> -            return; >>> -        } >> > Why? > > MAX_CHANNELS_PER_ENC == 2 > > This works for dsi since it use 2 dsc encoder. > > Since DP only use one dsc encoder, this will cause it return at loop 2 > without execute dpu_encoder_dsc_pipe_cfg(). Then the loop should go up to num_dsc rather than MAX_CHANNELS_PER_ENC > >> >>>       } >>>   -    dsc_common_mode = 0; >>> +    num_dsc = topology->num_dsc; >>> +    num_intf = topology->num_intf; >>> + >>>       pic_width = dsc->pic_width; >>>   -    dsc_common_mode = DSC_MODE_MULTIPLEX | DSC_MODE_SPLIT_PANEL; >>>       if (enc_master->intf_mode == INTF_MODE_VIDEO) >>>           dsc_common_mode |= DSC_MODE_VIDEO; >>>   +    /* >>> +     * If this encoder is driving more than one DSC encoder, they >>> +     * operate in tandem, same pic dimension needs to be used by >>> +     * each of them.(pp-split is assumed to be not supported) >>> +     * >>> +     */ >>> + >>>       this_frame_slices = pic_width / dsc->slice_width; >>>       intf_ip_w = this_frame_slices * dsc->slice_width; >>> +    enc_ip_w = intf_ip_w; >>> + >>> +    intf_ip_w /= num_intf; >>> + >>> +    if (num_dsc > 1) >>> +        dsc_common_mode |= DSC_MODE_SPLIT_PANEL; >>> + >>> +    if (dpu_encoder_use_dsc_merge(&dpu_enc->base)) { >>> +        dsc_common_mode |= DSC_MODE_MULTIPLEX; >>> +        /* >>> +         * in dsc merge case: when using 2 encoders for the same >>> +         * stream, no. of slices need to be same on both the >>> +         * encoders. >>> +         */ >>> +        enc_ip_w = intf_ip_w / 2; >> >> So do you want to get enc_ip_w / 2 or enc_ip_w / num_intf / 2 here? > enc_ip_w / num_intf / 2 But previously we had enc_ip_w = intf_ip_w / 2. Was it because of the assumption that num_intf = 1? >> >>> +    } >>>   -    /* >>> -     * dsc merge case: when using 2 encoders for the same stream, >>> -     * no. of slices need to be same on both the encoders. >>> -     */ >>> -    enc_ip_w = intf_ip_w / 2; >>>       initial_lines = dpu_encoder_dsc_initial_line_calc(dsc, enc_ip_w); >>>   -    for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) >>> +    for (i = 0; i < num_dsc; i++) >>>           dpu_encoder_dsc_pipe_cfg(dpu_enc, hw_dsc[i], hw_pp[i], dsc, >>>                       dsc_common_mode, initial_lines); >>>   } >> -- With best wishes Dmitry