Received: by 2002:a05:6358:9144:b0:117:f937:c515 with SMTP id r4csp7600982rwr; Tue, 25 Apr 2023 16:06:49 -0700 (PDT) X-Google-Smtp-Source: AKy350Z8H3ShN/0AtPDZnv+BLZwOyp0cExMX4g3sgvuiJOG0gfrciXA7W3spvaGGmG044STnUgJh X-Received: by 2002:a05:6a00:1a53:b0:63f:125f:9595 with SMTP id h19-20020a056a001a5300b0063f125f9595mr24982799pfv.9.1682464008609; Tue, 25 Apr 2023 16:06:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1682464008; cv=none; d=google.com; s=arc-20160816; b=NT6RUy3zvR5EXB7YDIKi728NDcgSUHoQCpJiB58xLukDAdbT07uDh5Vz4IlqdQuiXl Kz6ToqTz0SnbiJvYQwvYGn+EbdEToPiU0U37UZyUPFKXc63MjG7p2CYf00HUQHVY8V9Y 2W+Wegbw4OnRtKW5V4LaQEkY5CWyrPavx2avDeBhRi1fhMRxFMbV7iZlywN2yIPnulGN 6PjZCls0Vz2e4lRgpENQ27WqsiV0NP5C9pzVNDXftjbyHp3tjuHL7AXRkZJcRGcnggSI Jfd7eGzkDugPp0tcYv9pYeehdmdEtmaQpz3g0qKGugx0sNuOm6GCzHJZ76NfWPMlnndD lSzA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:in-reply-to:references:message-id :content-transfer-encoding:mime-version:subject:date:from; bh=EkaepprkvudmbfVvyJckr00JL46ETgVPgoPpZiaQRXc=; b=xiI+GPROp2U0tUpWPUXPC2VoOhxDwTapQhCcl0x910+1/Hg3ITmpcx3+g+ySZUu50b veupPqvpnpsRMnqwIR1+fZc9S3c2+UVvhRCDVLZ55/H1+8lvU2JscDdpY3XniwoY4tdA nXpgwWKnrhSdH5n92qvNcpYQGXsqO+dXC9sGS3kiHbvldJNs0O0uLMGG5PCZ84zO9OnL evbbXkHsPREbH1mlAI5qo6mFpkPoaHC+ll8G5sIWYe7yjDpJ7x67uNkWf0AXhtE+6QwX yGVhyvr+kmT2CYfks42AkB+5vE860RoQZBcLHIFpJJOZMMyUYdNw7zOyTtRbtx2zLv2B rb/w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id q15-20020aa7982f000000b0063d2540804csi14770628pfl.383.2023.04.25.16.06.37; Tue, 25 Apr 2023 16:06:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236379AbjDYXGT (ORCPT + 99 others); Tue, 25 Apr 2023 19:06:19 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33982 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236199AbjDYXGK (ORCPT ); Tue, 25 Apr 2023 19:06:10 -0400 Received: from relay04.th.seeweb.it (relay04.th.seeweb.it [5.144.164.165]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 61C7BB237 for ; Tue, 25 Apr 2023 16:06:06 -0700 (PDT) Received: from Marijn-Arch-PC.localdomain (94-211-6-86.cable.dynamic.v4.ziggo.nl [94.211.6.86]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by m-r1.th.seeweb.it (Postfix) with ESMTPSA id CEB431F9D9; Wed, 26 Apr 2023 01:06:03 +0200 (CEST) From: Marijn Suijten Date: Wed, 26 Apr 2023 01:05:54 +0200 Subject: [PATCH v3 03/21] drm/msm/dpu: Move non-MDP_TOP INTF_INTR offsets out of hwio header MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Message-Id: <20230411-dpu-intf-te-v3-3-693b17fe6500@somainline.org> References: <20230411-dpu-intf-te-v3-0-693b17fe6500@somainline.org> In-Reply-To: <20230411-dpu-intf-te-v3-0-693b17fe6500@somainline.org> To: Rob Clark , Abhinav Kumar , Dmitry Baryshkov , Sean Paul , David Airlie , Daniel Vetter , Adam Skladowski , Loic Poulain , Bjorn Andersson , Kuogee Hsieh , Robert Foss , Vinod Koul , Neil Armstrong Cc: ~postmarketos/upstreaming@lists.sr.ht, AngeloGioacchino Del Regno , Konrad Dybcio , Martin Botka , Jami Kettunen , linux-arm-msm@vger.kernel.org, dri-devel@lists.freedesktop.org, freedreno@lists.freedesktop.org, linux-kernel@vger.kernel.org, Jordan Crouse , Jessica Zhang , Marijn Suijten X-Mailer: b4 0.12.2 X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org These offsets do not fall under the MDP TOP block and do not fit the comment right above. Move them to dpu_hw_interrupts.c next to the repsective MDP_INTF_x_OFF interrupt block offsets. Fixes: 25fdd5933e4c ("drm/msm: Add SDM845 DPU support") Signed-off-by: Marijn Suijten Reviewed-by: Konrad Dybcio Reviewed-by: Dmitry Baryshkov Reviewed-by: Abhinav Kumar --- drivers/gpu/drm/msm/disp/dpu1/dpu_hw_interrupts.c | 5 ++++- drivers/gpu/drm/msm/disp/dpu1/dpu_hwio.h | 3 --- 2 files changed, 4 insertions(+), 4 deletions(-) diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_interrupts.c b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_interrupts.c index 53326f25e40ef..85c0bda3ff90e 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_interrupts.c +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_interrupts.c @@ -15,7 +15,7 @@ /* * Register offsets in MDSS register file for the interrupt registers - * w.r.t. to the MDP base + * w.r.t. the MDP base */ #define MDP_SSPP_TOP0_OFF 0x0 #define MDP_INTF_0_OFF 0x6A000 @@ -24,6 +24,9 @@ #define MDP_INTF_3_OFF 0x6B800 #define MDP_INTF_4_OFF 0x6C000 #define MDP_INTF_5_OFF 0x6C800 +#define INTF_INTR_EN 0x1c0 +#define INTF_INTR_STATUS 0x1c4 +#define INTF_INTR_CLEAR 0x1c8 #define MDP_AD4_0_OFF 0x7C000 #define MDP_AD4_1_OFF 0x7D000 #define MDP_AD4_INTR_EN_OFF 0x41c diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hwio.h b/drivers/gpu/drm/msm/disp/dpu1/dpu_hwio.h index feb9a729844a3..5acd5683d25a4 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hwio.h +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hwio.h @@ -21,9 +21,6 @@ #define HIST_INTR_EN 0x01c #define HIST_INTR_STATUS 0x020 #define HIST_INTR_CLEAR 0x024 -#define INTF_INTR_EN 0x1C0 -#define INTF_INTR_STATUS 0x1C4 -#define INTF_INTR_CLEAR 0x1C8 #define SPLIT_DISPLAY_EN 0x2F4 #define SPLIT_DISPLAY_UPPER_PIPE_CTRL 0x2F8 #define DSPP_IGC_COLOR0_RAM_LUTN 0x300 -- 2.40.1