Received: by 2002:a05:6358:9144:b0:117:f937:c515 with SMTP id r4csp372573rwr; Wed, 26 Apr 2023 00:02:56 -0700 (PDT) X-Google-Smtp-Source: AKy350b/3SEh/hg3NVz4fYNtNxMKjq16HDJmCoSsfjZbscEUt0IiCCEWfnkA7XTaAbpT4voAUlTa X-Received: by 2002:a05:6a20:3ca5:b0:ee:e0d8:515d with SMTP id b37-20020a056a203ca500b000eee0d8515dmr26353926pzj.46.1682492576172; Wed, 26 Apr 2023 00:02:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1682492576; cv=none; d=google.com; s=arc-20160816; b=JMDnki6noqxLAbt9jBVTzSXaaQUt7UdUkhblp3u/KKeKPeMpDJjwXbFM5eGxZWUpVt ETAzY9YPhWsK+9Oh0a1tVzA4uSZ561P1p/FTvVTJi4eVd4V/SizDc87oXcug/zsbok8y MDdmN/eXzzyRLengWU5XhWByDv6Rx9r7gzS/i0fgllzFeaKBcSSd4AweEUNw0AjcUsQp XQV9HOBbQAO9dB3L2/7rjdbNUmsXcQlxiu91RDQt8I6L+BeGQzx/z6EaM4lJy/ZdrIlt yZb3QZxVOQSLlvhVt6Rl49gk/lUZe3CNiU2pgpa8C99OwgpwObgfABSqU1S6RzHqyl7y iKCQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:cc:to:from:subject :references:mime-version:message-id:in-reply-to:date:dkim-signature; bh=uCRAy+MOo/TWs/EjszywEJczuEUD5+YfMLJxni/DpBQ=; b=qrRKbhE6zehWR9Cjfgg4jii5aNk0jRYk7p5yYzvAJkphGyQ9+Y0xFqbx1YmtAcoiVT nd8aidwaQ/7Yp6g/oKjbRGKLq7j1vOkGepnE2eg0h/Vj3JVtsaoIwjZpIHOvxKfjcsnt kt9JJv42rViQbNipn0yT80urynK37q8Ega1QTw5YZIQYYz0bdh41JaqMF5qfFpbCIx7P lDtdfaqufLooxal+/EPZGBYl3ZEed2c7VUNVeOkF9pK6r5ayHb1cCEcFMZlaYSZTzs8b k+EJylUkLgoOOoIy/1WbDZFk6qooazFWd91A7+id0+8tQ9qZ/GO4jO7oE5GZyp5wqasi gWPw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20221208 header.b=s1IHuKUZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id y5-20020a633205000000b0050fae6024f8si15791346pgy.792.2023.04.26.00.02.44; Wed, 26 Apr 2023 00:02:56 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20221208 header.b=s1IHuKUZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239762AbjDZHCK (ORCPT + 99 others); Wed, 26 Apr 2023 03:02:10 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:39310 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239720AbjDZHBr (ORCPT ); Wed, 26 Apr 2023 03:01:47 -0400 Received: from mail-yw1-x114a.google.com (mail-yw1-x114a.google.com [IPv6:2607:f8b0:4864:20::114a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 339073C20 for ; Wed, 26 Apr 2023 00:01:23 -0700 (PDT) Received: by mail-yw1-x114a.google.com with SMTP id 00721157ae682-54f9954b2afso115018977b3.0 for ; Wed, 26 Apr 2023 00:01:23 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20221208; t=1682492482; x=1685084482; h=content-transfer-encoding:cc:to:from:subject:references :mime-version:message-id:in-reply-to:date:from:to:cc:subject:date :message-id:reply-to; bh=uCRAy+MOo/TWs/EjszywEJczuEUD5+YfMLJxni/DpBQ=; b=s1IHuKUZBFIcOcMQ4+e8NKK3fd6k/B1Ov6/kWlJR7LcDL3Ae4ivFR/LhrF+nHgAZuU X7bhQoqGSRtJhXZy9KmBuLQB+JBNw7WKr6KVe4fscrWImN8CwnovJJPM0VmbEwL7OWNP TvPmRg8IKlraPrlmbd5h6ti1BtN7vL11q7N4fUK7b6K3qybpRL14K4ZwyInv3JN623vh 2VVmAj3WogAT/+bYXvjINMW9wWCwzCzHPefVmdNFrWVkn0XT9OpXzjc2CuNRVRxPPVh8 D2A4mk2Mgf0kGVEyKgJciIoODXtkt7H32bzGGG8XP+hXrz7lQRuhsUDNinslN5E5BRfa kWkw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1682492482; x=1685084482; h=content-transfer-encoding:cc:to:from:subject:references :mime-version:message-id:in-reply-to:date:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=uCRAy+MOo/TWs/EjszywEJczuEUD5+YfMLJxni/DpBQ=; b=XJcml9/rZgRipw8V66cVFekJEAjnOJa3Zc1wxbk2HKZyiVY0S9gFaPyAv5KqoB+TuQ VzxTL/lnmhJ/ArzdhtmJcYRVDR/bnyq69KvE2pKqA9gLdvjaGdlipwOKQZKsEyI67nDU l9sfes7gB4KAokLk4z0V4KtHT7AmpYlW2kAQWOHHNnScMgiXBuAIjI3j6Tywsl9sUFob yD1ddG1ZqIr+y2BQRR8GiMu0UeI1KCpo2JUgOI0LWg497Y37N+SYWLFWGzu7vyd3CcGT Gp4BAYxq6EtZIUGgj0EP3lmtpspwnxMtZMdmXlr1fJMB0YupTM1dgN6VSwWlRMp6KVjW PAsg== X-Gm-Message-State: AC+VfDzpWAocmgtHwKs0UOkQL3zRILfBEhzzN2YLBXVTMPMIW7ixl2CP iFJfQVhXwJPzBhYErSMU8bwvXcgh1edj X-Received: from irogers.svl.corp.google.com ([2620:15c:2d4:203:144f:e890:2b29:48d9]) (user=irogers job=sendgmr) by 2002:a81:a9c9:0:b0:556:e1e0:e547 with SMTP id g192-20020a81a9c9000000b00556e1e0e547mr261786ywh.8.1682492482322; Wed, 26 Apr 2023 00:01:22 -0700 (PDT) Date: Wed, 26 Apr 2023 00:00:12 -0700 In-Reply-To: <20230426070050.1315519-1-irogers@google.com> Message-Id: <20230426070050.1315519-3-irogers@google.com> Mime-Version: 1.0 References: <20230426070050.1315519-1-irogers@google.com> X-Mailer: git-send-email 2.40.1.495.gc816e09b53d-goog Subject: [PATCH v1 02/40] perf vendor events intel: Add alderlake metric constraints From: Ian Rogers To: Arnaldo Carvalho de Melo , Kan Liang , Ahmad Yasin , Peter Zijlstra , Ingo Molnar , Stephane Eranian , Andi Kleen , Perry Taylor , Samantha Alt , Caleb Biggers , Weilin Wang , Edward Baker , Mark Rutland , Alexander Shishkin , Jiri Olsa , Namhyung Kim , Adrian Hunter , Florian Fischer , Rob Herring , Zhengjun Xing , John Garry , Kajol Jain , Sumanth Korikkar , Thomas Richter , Tiezhu Yang , Ravi Bangoria , Leo Yan , Yang Jihong , James Clark , Suzuki Poulouse , Kang Minchul , Athira Rajeev , linux-perf-users@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Ian Rogers Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: quoted-printable X-Spam-Status: No, score=-9.6 required=5.0 tests=BAYES_00,DKIMWL_WL_MED, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,USER_IN_DEF_DKIM_WL autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Previously these constraints were disabled as they contained topdown events. Since: https://lore.kernel.org/all/20230312021543.3060328-9-irogers@google.com/ the topdown events are correctly grouped even if no group exists. This change was created by PR: https://github.com/intel/perfmon/pull/71 Signed-off-by: Ian Rogers --- .../pmu-events/arch/x86/alderlake/adl-metrics.json | 11 +++++++++++ 1 file changed, 11 insertions(+) diff --git a/tools/perf/pmu-events/arch/x86/alderlake/adl-metrics.json b/to= ols/perf/pmu-events/arch/x86/alderlake/adl-metrics.json index 75d80e70e5cd..d09361dacd4f 100644 --- a/tools/perf/pmu-events/arch/x86/alderlake/adl-metrics.json +++ b/tools/perf/pmu-events/arch/x86/alderlake/adl-metrics.json @@ -1057,6 +1057,7 @@ }, { "BriefDescription": "This metric represents overall arithmetic flo= ating-point (FP) operations fraction the CPU has executed (retired)", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "tma_x87_use + tma_fp_scalar + tma_fp_vector", "MetricGroup": "HPC;TopdownL3;tma_L3_group;tma_light_operations_gr= oup", "MetricName": "tma_fp_arith", @@ -1181,6 +1182,7 @@ }, { "BriefDescription": "Branch Misprediction Cost: Fraction of TMA sl= ots wasted per non-speculative branch misprediction (retired JEClear)", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "(tma_branch_mispredicts + tma_fetch_latency * tma_m= ispredicts_resteers / (tma_branch_resteers + tma_dsb_switches + tma_icache_= misses + tma_itlb_misses + tma_lcp + tma_ms_switches)) * tma_info_slots / B= R_MISP_RETIRED.ALL_BRANCHES", "MetricGroup": "Bad;BrMispredicts;tma_issueBM", "MetricName": "tma_info_branch_misprediction_cost", @@ -1233,6 +1235,7 @@ }, { "BriefDescription": "Probability of Core Bound bottleneck hidden b= y SMT-profiling artifacts", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "(100 * (1 - tma_core_bound / tma_ports_utilization = if tma_core_bound < tma_ports_utilization else 1) if tma_info_smt_2t_utiliz= ation > 0.5 else 0)", "MetricGroup": "Cor;SMT", "MetricName": "tma_info_core_bound_likely", @@ -1293,6 +1296,7 @@ }, { "BriefDescription": "Total pipeline cost of DSB (uop cache) misses= - subset of the Instruction_Fetch_BW Bottleneck", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "100 * (tma_fetch_latency * tma_dsb_switches / (tma_= branch_resteers + tma_dsb_switches + tma_icache_misses + tma_itlb_misses + = tma_lcp + tma_ms_switches) + tma_fetch_bandwidth * tma_mite / (tma_dsb + tm= a_lsd + tma_mite))", "MetricGroup": "DSBmiss;Fed;tma_issueFB", "MetricName": "tma_info_dsb_misses", @@ -1386,6 +1390,7 @@ }, { "BriefDescription": "Total pipeline cost of instruction fetch band= width related bottlenecks", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "100 * (tma_frontend_bound - tma_fetch_latency * tma= _mispredicts_resteers / (tma_branch_resteers + tma_dsb_switches + tma_icach= e_misses + tma_itlb_misses + tma_lcp + tma_ms_switches)) - tma_info_big_cod= e", "MetricGroup": "Fed;FetchBW;Frontend", "MetricName": "tma_info_instruction_fetch_bw", @@ -1805,6 +1810,7 @@ }, { "BriefDescription": "Total pipeline cost of Memory Address Transla= tion related bottlenecks (data-side TLBs)", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "100 * tma_memory_bound * (tma_l1_bound / max(tma_me= mory_bound, tma_dram_bound + tma_l1_bound + tma_l2_bound + tma_l3_bound + t= ma_store_bound) * (tma_dtlb_load / max(tma_l1_bound, tma_dtlb_load + tma_fb= _full + tma_lock_latency + tma_split_loads + tma_store_fwd_blk)) + tma_stor= e_bound / (tma_dram_bound + tma_l1_bound + tma_l2_bound + tma_l3_bound + tm= a_store_bound) * (tma_dtlb_store / (tma_dtlb_store + tma_false_sharing + tm= a_split_stores + tma_store_latency + tma_streaming_stores)))", "MetricGroup": "Mem;MemoryTLB;Offcore;tma_issueTLB", "MetricName": "tma_info_memory_data_tlbs", @@ -1814,6 +1820,7 @@ }, { "BriefDescription": "Total pipeline cost of Memory Latency related= bottlenecks (external memory and off-core caches)", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "100 * tma_memory_bound * (tma_dram_bound / (tma_dra= m_bound + tma_l1_bound + tma_l2_bound + tma_l3_bound + tma_store_bound) * (= tma_mem_latency / (tma_mem_bandwidth + tma_mem_latency)) + tma_l3_bound / (= tma_dram_bound + tma_l1_bound + tma_l2_bound + tma_l3_bound + tma_store_bou= nd) * (tma_l3_hit_latency / (tma_contested_accesses + tma_data_sharing + tm= a_l3_hit_latency + tma_sq_full)) + tma_l2_bound / (tma_dram_bound + tma_l1_= bound + tma_l2_bound + tma_l3_bound + tma_store_bound))", "MetricGroup": "Mem;MemoryLat;Offcore;tma_issueLat", "MetricName": "tma_info_memory_latency", @@ -1823,6 +1830,7 @@ }, { "BriefDescription": "Total pipeline cost of Branch Misprediction r= elated bottlenecks", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "100 * (tma_branch_mispredicts + tma_fetch_latency *= tma_mispredicts_resteers / (tma_branch_resteers + tma_dsb_switches + tma_i= cache_misses + tma_itlb_misses + tma_lcp + tma_ms_switches))", "MetricGroup": "Bad;BadSpec;BrMispredicts;tma_issueBM", "MetricName": "tma_info_mispredictions", @@ -1855,6 +1863,7 @@ }, { "BriefDescription": "Average number of Uops retired in cycles wher= e at least one uop has retired.", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "tma_retiring * tma_info_slots / cpu_core@UOPS_RETIR= ED.SLOTS\\,cmask\\=3D1@", "MetricGroup": "Pipeline;Ret", "MetricName": "tma_info_retire", @@ -2127,6 +2136,7 @@ }, { "BriefDescription": "This metric represents fraction of slots wher= e the CPU was retiring memory operations -- uops for memory load or store a= ccesses.", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "tma_light_operations * MEM_UOP_RETIRED.ANY / (tma_r= etiring * tma_info_slots)", "MetricGroup": "Pipeline;TopdownL3;tma_L3_group;tma_light_operatio= ns_group", "MetricName": "tma_memory_operations", @@ -2206,6 +2216,7 @@ }, { "BriefDescription": "This metric represents the remaining light uo= ps fraction the CPU has executed - remaining means not covered by other sib= ling nodes", + "MetricConstraint": "NO_GROUP_EVENTS", "MetricExpr": "max(0, tma_light_operations - (tma_fp_arith + tma_i= nt_operations + tma_memory_operations + tma_fused_instructions + tma_non_fu= sed_branches + tma_nop_instructions))", "MetricGroup": "Pipeline;TopdownL3;tma_L3_group;tma_light_operatio= ns_group", "MetricName": "tma_other_light_ops", --=20 2.40.1.495.gc816e09b53d-goog