Received: by 2002:a05:6358:9144:b0:117:f937:c515 with SMTP id r4csp2954769rwr; Fri, 28 Apr 2023 20:31:48 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ7bnc5w6Ex4btjTGU8Rdv3c7U1gh9dRocvHD/xsLKkFyAmIeDC11Yxt5ptmEE0CqenrHbH5 X-Received: by 2002:a17:90a:15:b0:247:b1f7:9f67 with SMTP id 21-20020a17090a001500b00247b1f79f67mr6416322pja.4.1682739108342; Fri, 28 Apr 2023 20:31:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1682739108; cv=none; d=google.com; s=arc-20160816; b=E9Yrr3afhESXDhC4yd8Z+2NseJT4EtRcOB3G+QnYosgXpu8oVTpnNodXQhr8WyLlUb z6kq4s1ONJyHXEQcEEjhY7rv+zdua+qjoRwyHkfGOqYOVadzPjQbFDLQ+cuBImcL3aUD VcsqCCiUvKzg0uGr+K7c+grsY0xpmfXybhPsMlPT9PTs34q1w86zyrUtyXZLLyPP6kIr sykY4SS64XphiCr/zFHWn4QgYd3Nr7OLAujMxOCj7MvoW/OzKfwWfrcnVNu9gjMDOJEg d4cAUonYoNyWoOOfFohuCCeBtvx2MhDFKOTbADMZOMitEnoLpRlAPyDUNSj5cE+ETBCz 3V3w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=vDuPzT+GMO6mQpKkfAPvIiAmR/VpbxCnW7e/d+2Ig78=; b=taNBbfighGMSJGnt/DkR3IZVX8mK30uwEpe7zOeQkUHSwHK82DOOakjySGa9aIm9db 8tuIlPq7bHhhbHLBhQdlgPjuBHcccLwl+jQN0t/tiyEtDMnBheUOuwzfIb0s1z571l9k b+74l/SbSv8pD6ZpjHRmcB2WXOSQlqUiZbW7vWlrImLMOqzZVMYetG4yYz/Wm4Rm9Wcy xOg7BCdf8ipU2EHsQDKh+8pDC5eg2uEWtY55vacc7LJhQ3yvYYUBfQWHrC1Tbi3+VnYs T/vQDYEGu7HD33yfGd3CWhqQJcYQP3IYKTyBrNK52JTCzO7goflltGoKrxd1XW1/v2fA IirA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=MGwrsgr+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id 94-20020a17090a0fe700b002479fe0bab6si24607637pjz.4.2023.04.28.20.31.36; Fri, 28 Apr 2023 20:31:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=MGwrsgr+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230369AbjD2DVn (ORCPT + 99 others); Fri, 28 Apr 2023 23:21:43 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42822 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230010AbjD2DVl (ORCPT ); Fri, 28 Apr 2023 23:21:41 -0400 Received: from mail-yb1-xb32.google.com (mail-yb1-xb32.google.com [IPv6:2607:f8b0:4864:20::b32]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 648C730D2 for ; Fri, 28 Apr 2023 20:21:38 -0700 (PDT) Received: by mail-yb1-xb32.google.com with SMTP id 3f1490d57ef6-b9a6eec8611so11947996276.0 for ; Fri, 28 Apr 2023 20:21:38 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1682738497; x=1685330497; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=vDuPzT+GMO6mQpKkfAPvIiAmR/VpbxCnW7e/d+2Ig78=; b=MGwrsgr+EFtSSwdx5Uu+gg6i1YIJCk2kVGt7il6TRZAaZKELK02ARtp4XNob+N5VbW IjKL8E12AO+cL6wa2qGckU+gLHvX+3VxyvEPDodTBHVyykWWbIHEdaQsRKYCJpsOtaZ+ I1aN/idagbTTTMQ+yt1xBbaWexIG9FQtW4Qt2H+TEqxVYdgd3rxDZQcc4R02ePhPZI0o 5tILGhUXiZSU4ONupQMZ2S7FfA5CnioW+zb02q9UHBYTVflMVNFILgGoqOLw+HWSUuRA NpJNBi/dB+SvwUKC4suRf7Nfq2uHtcoGZQKST/s/ks4NLwRXKRV/jsK+Sb32wdG8LbUC 8uHw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1682738497; x=1685330497; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=vDuPzT+GMO6mQpKkfAPvIiAmR/VpbxCnW7e/d+2Ig78=; b=UKLo+IXSHIdKA2MSXTL5ilJKcNXKdiFm6l8DITI9+BzfgbqclNcTi+5B81W4uGR+Cn 0n4yv6rcsO4Qcyf0i1pK8hFu37ppXrhM7UYcAk4LIvpie9x63Frbku9pVsIyDfH3jmT0 kXDi/f2Jd6+zdQ+6VZnNSDUe1dzWKdcS+araoXmElVs9KDvzzBUoyA0XmoBB3M0hqjs7 tYU9T4vYkB9hja3669wu/tkG9KnBJRHAXakpFdL9l1JgLZs7WXmmvbjzpzFTvaNdCR7K AbYQDlQsYEEn4QFA6x392yhmrffC4E9dNUj9xNIQQuLB5ki/LWGjunyTyDdIxsM1LZ1K O8bQ== X-Gm-Message-State: AC+VfDzvspeGoFXfxHNGkgkSYT0aReRVIuoNKVMXz38uVEAei8+5BkdB UPjh7uCLOykscAby2IUoLXECsLuac8ouUT5zRx21ZA== X-Received: by 2002:a81:1643:0:b0:52e:e90b:5e2 with SMTP id 64-20020a811643000000b0052ee90b05e2mr8867973yww.1.1682738497388; Fri, 28 Apr 2023 20:21:37 -0700 (PDT) MIME-Version: 1.0 References: <1682725511-18185-1-git-send-email-quic_khsieh@quicinc.com> <1682725511-18185-6-git-send-email-quic_khsieh@quicinc.com> <772a63ca-9b88-3c98-e769-7e614968c127@linaro.org> <09d34749-d571-ed04-9681-4abf48c7f053@quicinc.com> In-Reply-To: <09d34749-d571-ed04-9681-4abf48c7f053@quicinc.com> From: Dmitry Baryshkov Date: Sat, 29 Apr 2023 06:21:26 +0300 Message-ID: Subject: Re: [PATCH v2 5/7] drm/msm/dpu: add DPU_PINGPONG_DSC feature PP_BLK and PP_BLK_TE To: Abhinav Kumar Cc: Kuogee Hsieh , dri-devel@lists.freedesktop.org, robdclark@gmail.com, sean@poorly.run, swboyd@chromium.org, dianders@chromium.org, vkoul@kernel.org, daniel@ffwll.ch, airlied@gmail.com, agross@kernel.org, andersson@kernel.org, quic_sbillaka@quicinc.com, marijn.suijten@somainline.org, freedreno@lists.freedesktop.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sat, 29 Apr 2023 at 05:50, Abhinav Kumar wrote: > > > > On 4/28/2023 6:41 PM, Dmitry Baryshkov wrote: > > On 29/04/2023 04:08, Abhinav Kumar wrote: > >> > >> > >> On 4/28/2023 5:45 PM, Dmitry Baryshkov wrote: > >>> On 29/04/2023 02:45, Kuogee Hsieh wrote: > >>>> Legacy DPU requires PP hardware block involved into setting up DSC > >>> > >>> Nit: to be envolved > >>> > >>>> data path. This patch add DDPU_PINGPONG_DSC feature bit to both > >>> > >>> adds > >>> > >>>> PP_BLK and PP_BLK_TE so that both dpu_hw_pp_setup_dsc() and > >>>> dpu_hw_pp_dsc_enable() will be executed during DSC path setup. > >>> > >>> Would it be easier to add PP_BLK_NO_DSC instead and make DSC enabled > >>> by default for PP_BLK / PP_BLK_TE? > >>> > >> > >> No because for some chipsets like qcm2290, it has a ping pong block > >> but no DSC. > > > > And so it will use PP_BLK_NO_DSC (like msm8998 for PP_2/_3). But this > > Ok so you meant adding another PP_BLK_* macro. I mistook it for a > feature flag. > > This is getting a bit confusing with many PP_BLK_* variations. Yes. As I wrote it might be not the optimal solution. > > > might be not the optimal solution. Let's check all possible cases: > > > > - PP (or PP_TE?) with no DSC support, > > Yes correct for chipsets like qcm2290. > > > - PP/PP_TE tightly bound to the particular DSC instance, should be > > allocated together, > > I need to check which exact chipset does this (I recall one does) but > perhaps msm8998 fits here. All targets earlier than sm8150. SDE driver sets SDE_DSC_OUTPUT_CTRL if for v1 CTL blocks (sm8150+). > > > - PP/PP_TE which can use any DSC block. > > This is what DPU_PINGPONG_DSC feature flag should mean today and should > cover most of the DSC 1.1 chipsets present in upstream today. Then it should probably be renamed to DPU_PINGPONG_ANY_DSC > > - all PP_DITHER probably support any DSC? > > > > No, PP_DITHER means that there is no DSC in ping-pong block. Its > actually DSC 1.2. From our standpoint, this is same as PP_BLK_NO_DSC > then as the PP blk has no DSC. This is where the confusion will come. But we should still bind the DSC to the PP block, shouldn't we? So from the software point of view it is the same situation: PP_DITHER supports any DSC (1.2) and should be bound to it. > > Is this list correct? If so, we'd need to be able to specify the DSC id > > in the PP block description. > > > > Is this for the PP bound to a particular DSC case? If so, the goal of > this is then you want to not allocate DSCs from RM for this case or what > would be the purpose of specifying the DSC id in the ping-pong? I think it would be better to still return PP from the RM. It's that the RM will have to return PP/DSC in pairs. > > From this classification, it looks like this case shall fit > PP_BLK_NO_DSC but we have to then migrate PP_BLK_DITHER to this as well > and add dither to that. > > Seems like this can be a separate effort to cleanup the PP_BLK_* macros > first and go with this feature flag first instead of undertaking a > PP_BLK_* macro cleanup in this series. > > >> > >>>> > >>>> Reported-by : Marijn Suijten > >>>> Signed-off-by: Kuogee Hsieh > >>>> --- > >>>> .../drm/msm/disp/dpu1/catalog/dpu_3_0_msm8998.h | 12 +++++----- > >>>> .../gpu/drm/msm/disp/dpu1/catalog/dpu_4_0_sdm845.h | 8 +++---- > >>>> .../gpu/drm/msm/disp/dpu1/catalog/dpu_5_0_sm8150.h | 26 > >>>> ++++++++++------------ > >>>> .../drm/msm/disp/dpu1/catalog/dpu_5_1_sc8180x.h | 24 > >>>> ++++++++++---------- > >>>> .../gpu/drm/msm/disp/dpu1/catalog/dpu_6_0_sm8250.h | 26 > >>>> ++++++++++------------ > >>>> .../gpu/drm/msm/disp/dpu1/catalog/dpu_6_2_sc7180.h | 4 ++-- > >>>> .../gpu/drm/msm/disp/dpu1/catalog/dpu_6_3_sm6115.h | 2 +- > >>>> .../drm/msm/disp/dpu1/catalog/dpu_6_5_qcm2290.h | 2 +- > >>>> drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c | 8 +++---- > >>>> drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h | 2 ++ > >>>> drivers/gpu/drm/msm/disp/dpu1/dpu_hw_pingpong.c | 9 +++++--- > >>>> 11 files changed, 62 insertions(+), 61 deletions(-) > >>>> > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_3_0_msm8998.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_3_0_msm8998.h > >>>> index 17f821c..b7cd746 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_3_0_msm8998.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_3_0_msm8998.h > >>>> @@ -112,16 +112,16 @@ static const struct dpu_lm_cfg msm8998_lm[] = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg msm8998_pp[] = { > >>>> - PP_BLK_TE("pingpong_0", PINGPONG_0, 0x70000, 0, sdm845_pp_sblk_te, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> + PP_BLK_TE("pingpong_0", PINGPONG_0, 0x70000, > >>>> BIT(DPU_PINGPONG_DSC), 0, > >>>> + sdm845_pp_sblk_te, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)), > >>>> - PP_BLK_TE("pingpong_1", PINGPONG_1, 0x70800, 0, sdm845_pp_sblk_te, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> + PP_BLK_TE("pingpong_1", PINGPONG_1, 0x70800, > >>>> BIT(DPU_PINGPONG_DSC), 0, > >>>> + sdm845_pp_sblk_te, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 13)), > >>>> - PP_BLK("pingpong_2", PINGPONG_2, 0x71000, 0, sdm845_pp_sblk, > >>>> + PP_BLK("pingpong_2", PINGPONG_2, 0x71000, 0, 0, sdm845_pp_sblk, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 14)), > >>>> - PP_BLK("pingpong_3", PINGPONG_3, 0x71800, 0, sdm845_pp_sblk, > >>>> + PP_BLK("pingpong_3", PINGPONG_3, 0x71800, 0, 0, sdm845_pp_sblk, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 15)), > >>>> }; > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_4_0_sdm845.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_4_0_sdm845.h > >>>> index ceca741..8888bd9 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_4_0_sdm845.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_4_0_sdm845.h > >>>> @@ -110,16 +110,16 @@ static const struct dpu_lm_cfg sdm845_lm[] = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg sdm845_pp[] = { > >>>> - PP_BLK_TE("pingpong_0", PINGPONG_0, 0x70000, 0, sdm845_pp_sblk_te, > >>>> + PP_BLK_TE("pingpong_0", PINGPONG_0, 0x70000, > >>>> BIT(DPU_PINGPONG_DSC), 0, sdm845_pp_sblk_te, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)), > >>>> - PP_BLK_TE("pingpong_1", PINGPONG_1, 0x70800, 0, sdm845_pp_sblk_te, > >>>> + PP_BLK_TE("pingpong_1", PINGPONG_1, 0x70800, > >>>> BIT(DPU_PINGPONG_DSC), 0, sdm845_pp_sblk_te, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 13)), > >>>> - PP_BLK("pingpong_2", PINGPONG_2, 0x71000, 0, sdm845_pp_sblk, > >>>> + PP_BLK("pingpong_2", PINGPONG_2, 0x71000, > >>>> BIT(DPU_PINGPONG_DSC), 0, sdm845_pp_sblk, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 14)), > >>>> - PP_BLK("pingpong_3", PINGPONG_3, 0x71800, 0, sdm845_pp_sblk, > >>>> + PP_BLK("pingpong_3", PINGPONG_3, 0x71800, > >>>> BIT(DPU_PINGPONG_DSC), 0, sdm845_pp_sblk, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 15)), > >>>> }; > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_0_sm8150.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_0_sm8150.h > >>>> index 42b0e58..3a7dffa 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_0_sm8150.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_0_sm8150.h > >>>> @@ -128,24 +128,22 @@ static const struct dpu_dspp_cfg sm8150_dspp[] > >>>> = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg sm8150_pp[] = { > >>>> - PP_BLK("pingpong_0", PINGPONG_0, 0x70000, MERGE_3D_0, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> + PP_BLK("pingpong_0", PINGPONG_0, 0x70000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_0, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)), > >>>> - PP_BLK("pingpong_1", PINGPONG_1, 0x70800, MERGE_3D_0, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> + PP_BLK("pingpong_1", PINGPONG_1, 0x70800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_0, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 13)), > >>>> - PP_BLK("pingpong_2", PINGPONG_2, 0x71000, MERGE_3D_1, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> + PP_BLK("pingpong_2", PINGPONG_2, 0x71000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_1, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 14)), > >>>> - PP_BLK("pingpong_3", PINGPONG_3, 0x71800, MERGE_3D_1, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> + PP_BLK("pingpong_3", PINGPONG_3, 0x71800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_1, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 15)), > >>>> - PP_BLK("pingpong_4", PINGPONG_4, 0x72000, MERGE_3D_2, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), > >>>> - -1), > >>>> - PP_BLK("pingpong_5", PINGPONG_5, 0x72800, MERGE_3D_2, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), > >>>> - -1), > >>>> + PP_BLK("pingpong_4", PINGPONG_4, 0x72000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_2, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), -1), > >>>> + PP_BLK("pingpong_5", PINGPONG_5, 0x72800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_2, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), -1), > >>>> }; > >>>> static const struct dpu_merge_3d_cfg sm8150_merge_3d[] = { > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_1_sc8180x.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_1_sc8180x.h > >>>> index 5bb9882..e766a2d 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_1_sc8180x.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_5_1_sc8180x.h > >>>> @@ -116,23 +116,23 @@ static const struct dpu_lm_cfg sc8180x_lm[] = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg sc8180x_pp[] = { > >>>> - PP_BLK("pingpong_0", PINGPONG_0, 0x70000, MERGE_3D_0, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> + PP_BLK("pingpong_0", PINGPONG_0, 0x70000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_0, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)), > >>>> - PP_BLK("pingpong_1", PINGPONG_1, 0x70800, MERGE_3D_0, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> + PP_BLK("pingpong_1", PINGPONG_1, 0x70800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_0, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 13)), > >>>> - PP_BLK("pingpong_2", PINGPONG_2, 0x71000, MERGE_3D_1, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> + PP_BLK("pingpong_2", PINGPONG_2, 0x71000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_1, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 14)), > >>>> - PP_BLK("pingpong_3", PINGPONG_3, 0x71800, MERGE_3D_1, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> + PP_BLK("pingpong_3", PINGPONG_3, 0x71800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_1, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 15)), > >>>> - PP_BLK("pingpong_4", PINGPONG_4, 0x72000, MERGE_3D_2, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), > >>>> + PP_BLK("pingpong_4", PINGPONG_4, 0x72000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_2, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), > >>>> -1), > >>>> - PP_BLK("pingpong_5", PINGPONG_5, 0x72800, MERGE_3D_2, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), > >>>> + PP_BLK("pingpong_5", PINGPONG_5, 0x72800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_2, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), > >>>> -1), > >>>> }; > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_0_sm8250.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_0_sm8250.h > >>>> index ed130582..137b151 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_0_sm8250.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_0_sm8250.h > >>>> @@ -129,24 +129,22 @@ static const struct dpu_dspp_cfg sm8250_dspp[] > >>>> = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg sm8250_pp[] = { > >>>> - PP_BLK("pingpong_0", PINGPONG_0, 0x70000, MERGE_3D_0, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> + PP_BLK("pingpong_0", PINGPONG_0, 0x70000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_0, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)), > >>>> - PP_BLK("pingpong_1", PINGPONG_1, 0x70800, MERGE_3D_0, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> + PP_BLK("pingpong_1", PINGPONG_1, 0x70800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_0, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 13)), > >>>> - PP_BLK("pingpong_2", PINGPONG_2, 0x71000, MERGE_3D_1, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> + PP_BLK("pingpong_2", PINGPONG_2, 0x71000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_1, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 14)), > >>>> - PP_BLK("pingpong_3", PINGPONG_3, 0x71800, MERGE_3D_1, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> + PP_BLK("pingpong_3", PINGPONG_3, 0x71800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_1, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 15)), > >>>> - PP_BLK("pingpong_4", PINGPONG_4, 0x72000, MERGE_3D_2, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), > >>>> - -1), > >>>> - PP_BLK("pingpong_5", PINGPONG_5, 0x72800, MERGE_3D_2, > >>>> sdm845_pp_sblk, > >>>> - DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), > >>>> - -1), > >>>> + PP_BLK("pingpong_4", PINGPONG_4, 0x72000, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_2, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), -1), > >>>> + PP_BLK("pingpong_5", PINGPONG_5, 0x72800, > >>>> BIT(DPU_PINGPONG_DSC), MERGE_3D_2, > >>>> + sdm845_pp_sblk, DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), -1), > >>>> }; > >>>> static const struct dpu_merge_3d_cfg sm8250_merge_3d[] = { > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_2_sc7180.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_2_sc7180.h > >>>> index a46b117..e5631a2 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_2_sc7180.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_2_sc7180.h > >>>> @@ -80,8 +80,8 @@ static const struct dpu_dspp_cfg sc7180_dspp[] = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg sc7180_pp[] = { > >>>> - PP_BLK("pingpong_0", PINGPONG_0, 0x70000, 0, sdm845_pp_sblk, > >>>> -1, -1), > >>>> - PP_BLK("pingpong_1", PINGPONG_1, 0x70800, 0, sdm845_pp_sblk, > >>>> -1, -1), > >>>> + PP_BLK("pingpong_0", PINGPONG_0, 0x70000, 0, 0, sdm845_pp_sblk, > >>>> -1, -1), > >>>> + PP_BLK("pingpong_1", PINGPONG_1, 0x70800, 0, 0, sdm845_pp_sblk, > >>>> -1, -1), > >>>> }; > >>>> static const struct dpu_intf_cfg sc7180_intf[] = { > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_3_sm6115.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_3_sm6115.h > >>>> index 988d820..7b4ad0f 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_3_sm6115.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_3_sm6115.h > >>>> @@ -60,7 +60,7 @@ static const struct dpu_dspp_cfg sm6115_dspp[] = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg sm6115_pp[] = { > >>>> - PP_BLK("pingpong_0", PINGPONG_0, 0x70000, 0, sdm845_pp_sblk, > >>>> + PP_BLK("pingpong_0", PINGPONG_0, 0x70000, 0, 0, sdm845_pp_sblk, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)), > >>>> }; > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_5_qcm2290.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_5_qcm2290.h > >>>> index c9003dc..20d4d14 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_5_qcm2290.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_6_5_qcm2290.h > >>>> @@ -57,7 +57,7 @@ static const struct dpu_dspp_cfg qcm2290_dspp[] = { > >>>> }; > >>>> static const struct dpu_pingpong_cfg qcm2290_pp[] = { > >>>> - PP_BLK("pingpong_0", PINGPONG_0, 0x70000, 0, sdm845_pp_sblk, > >>>> + PP_BLK("pingpong_0", PINGPONG_0, 0x70000, 0, 0, sdm845_pp_sblk, > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), > >>>> DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)), > >>>> }; > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c > >>>> b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c > >>>> index 91bfc8a..83c0cd9 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c > >>>> @@ -501,21 +501,21 @@ static const struct dpu_pingpong_sub_blks > >>>> sc7280_pp_sblk = { > >>>> .intr_done = _done, \ > >>>> .intr_rdptr = _rdptr, \ > >>>> } > >>>> -#define PP_BLK_TE(_name, _id, _base, _merge_3d, _sblk, _done, > >>>> _rdptr) \ > >>>> +#define PP_BLK_TE(_name, _id, _base, _features, _merge_3d, _sblk, > >>>> _done, _rdptr) \ > >>>> {\ > >>>> .name = _name, .id = _id, \ > >>>> .base = _base, .len = 0xd4, \ > >>>> - .features = PINGPONG_SDM845_SPLIT_MASK, \ > >>>> + .features = PINGPONG_SDM845_SPLIT_MASK | _features, \ > >>>> .merge_3d = _merge_3d, \ > >>>> .sblk = &_sblk, \ > >>>> .intr_done = _done, \ > >>>> .intr_rdptr = _rdptr, \ > >>>> } > >>>> -#define PP_BLK(_name, _id, _base, _merge_3d, _sblk, _done, _rdptr) \ > >>>> +#define PP_BLK(_name, _id, _base, _features, _merge_3d, _sblk, > >>>> _done, _rdptr) \ > >>>> {\ > >>>> .name = _name, .id = _id, \ > >>>> .base = _base, .len = 0xd4, \ > >>>> - .features = PINGPONG_SDM845_MASK, \ > >>>> + .features = PINGPONG_SDM845_MASK | _features, \ > >>>> .merge_3d = _merge_3d, \ > >>>> .sblk = &_sblk, \ > >>>> .intr_done = _done, \ > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h > >>>> b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h > >>>> index fc87db1..6b49171 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h > >>>> @@ -144,6 +144,7 @@ enum { > >>>> * @DPU_PINGPONG_SPLIT PP block supports split fifo > >>>> * @DPU_PINGPONG_SLAVE PP block is a suitable slave for split > >>>> fifo > >>>> * @DPU_PINGPONG_DITHER, Dither blocks > >>>> + * @DPU_PINGPONG_DSC, PP block binding to DSC > >>>> * @DPU_PINGPONG_MAX > >>>> */ > >>>> enum { > >>>> @@ -152,6 +153,7 @@ enum { > >>>> DPU_PINGPONG_SPLIT, > >>>> DPU_PINGPONG_SLAVE, > >>>> DPU_PINGPONG_DITHER, > >>>> + DPU_PINGPONG_DSC, > >>>> DPU_PINGPONG_MAX > >>>> }; > >>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_pingpong.c > >>>> b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_pingpong.c > >>>> index 3822e06..f255a04 100644 > >>>> --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_pingpong.c > >>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_pingpong.c > >>>> @@ -264,9 +264,12 @@ static void _setup_pingpong_ops(struct > >>>> dpu_hw_pingpong *c, > >>>> c->ops.get_autorefresh = dpu_hw_pp_get_autorefresh_config; > >>>> c->ops.poll_timeout_wr_ptr = dpu_hw_pp_poll_timeout_wr_ptr; > >>>> c->ops.get_line_count = dpu_hw_pp_get_line_count; > >>>> - c->ops.setup_dsc = dpu_hw_pp_setup_dsc; > >>>> - c->ops.enable_dsc = dpu_hw_pp_dsc_enable; > >>>> - c->ops.disable_dsc = dpu_hw_pp_dsc_disable; > >>>> + > >>>> + if (features & BIT(DPU_PINGPONG_DSC)) { > >>>> + c->ops.setup_dsc = dpu_hw_pp_setup_dsc; > >>>> + c->ops.enable_dsc = dpu_hw_pp_dsc_enable; > >>>> + c->ops.disable_dsc = dpu_hw_pp_dsc_disable; > >>>> + } > >>>> if (test_bit(DPU_PINGPONG_DITHER, &features)) > >>>> c->ops.setup_dither = dpu_hw_pp_setup_dither; > >>> > > -- With best wishes Dmitry