Received: by 2002:a05:6358:9144:b0:117:f937:c515 with SMTP id r4csp11567460rwr; Sat, 13 May 2023 06:04:28 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ5fg7M776P7t8lU89dQB2uKUClpTrxeaMtBszesKNywn7SOnVXr/HHmseGl6AJkJ4onXlkX X-Received: by 2002:a05:6a20:8409:b0:101:c6ee:4996 with SMTP id c9-20020a056a20840900b00101c6ee4996mr18238721pzd.12.1683983068268; Sat, 13 May 2023 06:04:28 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1683983068; cv=none; d=google.com; s=arc-20160816; b=nNZPV3bHFw1SHi8Ax2d1Fy0n/A3UuyK8dv5R1DInS5n2tO2ViEJon3HoWyr08d/0Zl qbA2RuOLeJ3GzwmP7O7XcpbO2MgfW6tMfaImAfxfhbgp4PqcZsTS8T2lsJd6Hotd48TA tXZvjkOpI4irh22jBjGzoV1mjDP8gWtiG3w9URCpvMKmuX/gBMNomzi6mN1bfEdoLIyk X/4fo8vppmQFKiVxEOOWbJd1FieEKnh/9gHKdO8zMWL8ga5X4tb3a2ZVhWcU1d8sZpcB +lIheQ0JCMq2/7UClCydzBawZo9Irzqo8SNRYCPMHKpVju+hGEPnULul3I5IlsHHpafS WPcA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:message-id:date:subject:cc:to:from :dkim-signature; bh=DcekUAgJx9Qmp2SPnhRh2Pqtp4tlwsCrUNMb34Pc1tc=; b=0jEuM/qMoy3tySpJOnTS/8N2nuCxArn3FrVwxi0cpK5Y3VafwlzjFr6KXghXAJ9DO9 j2byHWH8TInBKsI1JbLPuF9D3T5WIDRLxRdV1tyyiiHbr9TO3dgvfXdQcPXBjP3amIB1 MDJubIKWe9tbQrfxRs22GPmJSUjJuqGpHC6L1knBRm8Jv7KYtaGci8KLMfpL0ZieJmJJ P0NPjWXI34wTwfTHXwlZm6xQF/hPNRbiNCDJD48chd+epYDq0seE07k7JbcuhP84EPGe GBP7Kp8SQ/fBJZv7iqGnDSqmNJybyP3IdUvxz4sxIe6nLOOM1u0Ekj30KE26q/It75IO 0ByQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=hHuC0LgK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z7-20020a633307000000b005308ce5382dsi5204260pgz.861.2023.05.13.06.04.03; Sat, 13 May 2023 06:04:28 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=hHuC0LgK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238810AbjEMMdz (ORCPT + 99 others); Sat, 13 May 2023 08:33:55 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41878 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238612AbjEMMds (ORCPT ); Sat, 13 May 2023 08:33:48 -0400 Received: from lelv0143.ext.ti.com (lelv0143.ext.ti.com [198.47.23.248]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 27743469C; Sat, 13 May 2023 05:33:29 -0700 (PDT) Received: from fllv0034.itg.ti.com ([10.64.40.246]) by lelv0143.ext.ti.com (8.15.2/8.15.2) with ESMTP id 34DCXFCI088648; Sat, 13 May 2023 07:33:15 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1683981195; bh=DcekUAgJx9Qmp2SPnhRh2Pqtp4tlwsCrUNMb34Pc1tc=; h=From:To:CC:Subject:Date; b=hHuC0LgKJvZZZUEe2uIXZXkdfug7XZ4/nzvAmIQucQ+XjTJyNc4QN+m3ioklRWov8 pvhjVlpUW+iUMmVoyb1dskxafcQV6qCvCKXz/bYduiEJePbjlDGKQsSL1evxiE3JAQ PEvS49ig3YafIBzAao8D5A3NBp6iWMhOY0CEKNzU= Received: from DFLE111.ent.ti.com (dfle111.ent.ti.com [10.64.6.32]) by fllv0034.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 34DCXFBp113065 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Sat, 13 May 2023 07:33:15 -0500 Received: from DFLE114.ent.ti.com (10.64.6.35) by DFLE111.ent.ti.com (10.64.6.32) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.23; Sat, 13 May 2023 07:33:14 -0500 Received: from lelv0326.itg.ti.com (10.180.67.84) by DFLE114.ent.ti.com (10.64.6.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.23 via Frontend Transport; Sat, 13 May 2023 07:33:14 -0500 Received: from localhost (ileaxei01-snat.itg.ti.com [10.180.69.5]) by lelv0326.itg.ti.com (8.15.2/8.15.2) with ESMTP id 34DCXDE2028634; Sat, 13 May 2023 07:33:14 -0500 From: Vaishnav Achath To: , , , , , , CC: , , , , Subject: [PATCH v2 0/4] arm64: dts: ti: j721e: Add HyperFlash support Date: Sat, 13 May 2023 18:03:09 +0530 Message-ID: <20230513123313.11462-1-vaishnav.a@ti.com> X-Mailer: git-send-email 2.17.1 MIME-Version: 1.0 Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This series adds hyperflash support for J721E. J721E SoC has HyperBus and OSPI controller muxed within the FSS subsystem and the J721E SoM has a 64 MiB S28 OSPI flash and a 64 MiB Hyperflash present which is muxed externally also. Changelog: V1->V2: * Address feedback in similar series: https://lore.kernel.org/all/feddcd03-1848-b667-6a38-ae7c0f6ff160@ti.com/ * Add partitions information in Hyperflash node. V1: https://lore.kernel.org/all/20230505141407.15134-1-vaishnav.a@ti.com/ * Patch 1/4 adds the hyperbus controller nodes and fixes DT compile warnings. * Patch 2/4 adds the hyperflash support in the SoM DTS. * Patch 3 and 4/4 enables the pinmux for external mux that selects between hyperflash or OSPI NOR flash, this is done for J7200 and J721E platforms since it is required in U-Boot and helps keep the DT in sync. Patch 1/4 depends on the following patch: https://lore.kernel.org/all/20230424184810.29453-1-afd@ti.com/ Patch 3 depends on the below fix for pinmux offsets in J7200: https://lore.kernel.org/all/20230419040007.3022780-2-u-kumar1@ti.com/ Bootlog and basic hyperflash erase-write-read test: https://gist.github.com/vaishnavachath/be652108f3e360f1e2d41b499df844ef Thanks and Regards, Vaishnav Vaishnav Achath (4): arm64: dts: ti: k3-j721e-mcu-wakeup: Add HyperBus node arm64: dts: ti: k3-j721e-som-p0: Add HyperFlash node arm64: dts: ti: k3-j7200-common-proc-board: Add OSPI/Hyperflash select pinmux arm64: dts: ti: k3-j721e-common-proc-board: Add OSPI/Hyperflash select pinmux .../dts/ti/k3-j7200-common-proc-board.dts | 11 +++ .../dts/ti/k3-j721e-common-proc-board.dts | 11 +++ .../boot/dts/ti/k3-j721e-mcu-wakeup.dtsi | 21 ++++++ arch/arm64/boot/dts/ti/k3-j721e-som-p0.dtsi | 71 +++++++++++++++++++ 4 files changed, 114 insertions(+) -- 2.17.1