Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp1887266rwd; Wed, 17 May 2023 02:50:54 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ6pVuYpS4Uw7n3og9kFk1Qf2WZUOZ1DPX/Z81fkhTpC6avgSQZpOK53v3K5zzbquKYGHi0+ X-Received: by 2002:a05:6a20:158c:b0:105:2a95:17d1 with SMTP id h12-20020a056a20158c00b001052a9517d1mr18171451pzj.57.1684317054414; Wed, 17 May 2023 02:50:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1684317054; cv=none; d=google.com; s=arc-20160816; b=MQOZBepQxKr9LvHMDvZkRzKK/KHZ/HJM74hB61GIarp7guvSy+oXr1CNLUTowpGDTn nVKKo81LsPbX3y3321AZn0nHBkTIyTzQS8KdeR70PLpDi7cG93iBPA5yk+oGOH5tIX/J j5ZL0HWT5CX4SzD8cgaOpxnDtEDnLFTm/aBnX37pWBRh29DKk74LCZRYJvbFa8gidZ7Z G0qM57MqJN1fzPW6xl52lLBArykm6oBrjsE9DFxDzJlDS0QXS4+1I84V8aY2l1PF6m2v I9T4QTBNyFO/I40FQR9YAIs39gJwBSltN5m3jcZmQXskOAZq5UsbbLJLzb0ZJbP3zVQn gKow== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=6MrfuoQHrTQGhauQ7VO6xh2w8N3fvMeQIEyE7U9GA0o=; b=qoxTlFc6Q5vfypGJzXAIOmwLZ16rsczjdtiFQoPpb2JUD1Fq9cIG+q/j0psMM6lVTH XkqxMwBIp+bNll7PHDacQ5pkKItogJVMHlhGb+ZzUFfHyS4VrWsvldtAZwyVNMRTJKkx cgItB5pY16R9JvVzNbiNnj2MDeeDFdEKP6Jv0zX/xaXZNfSHRo/5eUGj+K52aqq6q73Y DuPiFV7hGuchPKwziJEPvtvUuoMXin3zIoW1pXD1kODhaTnhSV+pq89LGLJ/ipRm6Kda 1KVaITRc2lPa3oEWUM9L8+tzEH70sPFMsEudLp4WIhaK7P6LxCCl0sShFxpKD150xQDP UvMQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=NScBrKkO; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e30-20020a63745e000000b0053075167160si15165817pgn.329.2023.05.17.02.50.39; Wed, 17 May 2023 02:50:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=NScBrKkO; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230238AbjEQJm4 (ORCPT + 99 others); Wed, 17 May 2023 05:42:56 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:47342 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229680AbjEQJmr (ORCPT ); Wed, 17 May 2023 05:42:47 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 518E955AE; Wed, 17 May 2023 02:42:40 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1684316560; x=1715852560; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=N+P7ruCMFEnmOkQ7g7T72yIAucZDvB6nBLPKCGf1wns=; b=NScBrKkOL3TIOosYI7AuZizhvQF/2fGdh2daOgdAoOrbxKgzBPX5ToZl kTlaOCun2GPp4tvni185MaZCkasW2QDIgPJm2nB6JFjSr/TF4OSplFrx9 Pj1PZOMmEUxvsh9XAqbHgNjGaM2m/pSqUpfJchdsTJSbg9zxPhwEhZqZl Cj301t4o0rLMw6t/pik9hKVfB7tuIsc3HBh1NcufQbXcCEXrvLruh7nng JJs3d+I3TKzKXYwV8/tDU1pneY7WtPCb+3675rzASe50tdZRgjqw0Ik3l XDe2ARtkIguSmlQA9Lj7njsZxP2z75G8Ig+nQP8LGgs0o1vt0ADc7X+bH w==; X-IronPort-AV: E=Sophos;i="5.99,281,1677567600"; d="scan'208";a="215853577" X-Amp-Result: SKIPPED(no attachment in message) Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 17 May 2023 02:42:39 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.21; Wed, 17 May 2023 02:42:38 -0700 Received: from m18063-ThinkPad-T460p.mchp-main.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2507.21 via Frontend Transport; Wed, 17 May 2023 02:42:33 -0700 From: Claudiu Beznea To: , , , , , , CC: , , , , Claudiu Beznea , Krzysztof Kozlowski Subject: [PATCH v5 5/5] dt-bindings: clocks: at91sam9x5-sckc: convert to yaml Date: Wed, 17 May 2023 12:41:19 +0300 Message-ID: <20230517094119.2894220-6-claudiu.beznea@microchip.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230517094119.2894220-1-claudiu.beznea@microchip.com> References: <20230517094119.2894220-1-claudiu.beznea@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, RCVD_IN_MSPIKE_H2,SPF_HELO_PASS,SPF_NONE,T_SCC_BODY_TEXT_LINE, URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert Atmel slow clock controller documentation to yaml. Signed-off-by: Claudiu Beznea Reviewed-by: Krzysztof Kozlowski --- .../devicetree/bindings/clock/at91-clock.txt | 30 -------- .../bindings/clock/atmel,at91sam9x5-sckc.yaml | 70 +++++++++++++++++++ 2 files changed, 70 insertions(+), 30 deletions(-) delete mode 100644 Documentation/devicetree/bindings/clock/at91-clock.txt create mode 100644 Documentation/devicetree/bindings/clock/atmel,at91sam9x5-sckc.yaml diff --git a/Documentation/devicetree/bindings/clock/at91-clock.txt b/Documentation/devicetree/bindings/clock/at91-clock.txt deleted file mode 100644 index 57394785d3b0..000000000000 --- a/Documentation/devicetree/bindings/clock/at91-clock.txt +++ /dev/null @@ -1,30 +0,0 @@ -Device Tree Clock bindings for arch-at91 - -This binding uses the common clock binding[1]. - -[1] Documentation/devicetree/bindings/clock/clock-bindings.txt - -Slow Clock controller: - -Required properties: -- compatible : shall be one of the following: - "atmel,at91sam9x5-sckc", - "atmel,sama5d3-sckc", - "atmel,sama5d4-sckc" or - "microchip,sam9x60-sckc": - at91 SCKC (Slow Clock Controller) -- #clock-cells : shall be 1 for "microchip,sam9x60-sckc" otherwise shall be 0. -- clocks : shall be the input parent clock phandle for the clock. - -Optional properties: -- atmel,osc-bypass : boolean property. Set this when a clock signal is directly - provided on XIN. - -For example: - sckc@fffffe50 { - compatible = "atmel,at91sam9x5-sckc"; - reg = <0xfffffe50 0x4>; - clocks = <&slow_xtal>; - #clock-cells = <0>; - }; - diff --git a/Documentation/devicetree/bindings/clock/atmel,at91sam9x5-sckc.yaml b/Documentation/devicetree/bindings/clock/atmel,at91sam9x5-sckc.yaml new file mode 100644 index 000000000000..7be29877e6d2 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/atmel,at91sam9x5-sckc.yaml @@ -0,0 +1,70 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/atmel,at91sam9x5-sckc.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Atmel Slow Clock Controller (SCKC) + +maintainers: + - Claudiu Beznea + +properties: + compatible: + oneOf: + - enum: + - atmel,at91sam9x5-sckc + - atmel,sama5d3-sckc + - atmel,sama5d4-sckc + - microchip,sam9x60-sckc + - items: + - const: microchip,sama7g5-sckc + - const: microchip,sam9x60-sckc + + reg: + maxItems: 1 + + clocks: + maxItems: 1 + + "#clock-cells": + enum: [0, 1] + + atmel,osc-bypass: + type: boolean + description: set when a clock signal is directly provided on XIN + +required: + - compatible + - reg + - clocks + - "#clock-cells" + +allOf: + - if: + properties: + compatible: + contains: + enum: + - microchip,sam9x60-sckc + then: + properties: + "#clock-cells": + const: 1 + else: + properties: + "#clock-cells": + const: 0 + +additionalProperties: false + +examples: + - | + clk32k: clock-controller@fffffe50 { + compatible = "microchip,sam9x60-sckc"; + reg = <0xfffffe50 0x4>; + clocks = <&slow_xtal>; + #clock-cells = <1>; + }; + +... -- 2.34.1