Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp2780864rwd; Fri, 19 May 2023 10:04:35 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ7XXuXA9oRU5j60V+wlMIjJZXtFDK5eQLRqym9MfOEAlzGuk7Qo3RbmGWdldqe2AJG6UV0k X-Received: by 2002:a05:6a20:12cf:b0:101:4627:dfe with SMTP id v15-20020a056a2012cf00b0010146270dfemr4605401pzg.9.1684515874815; Fri, 19 May 2023 10:04:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1684515874; cv=none; d=google.com; s=arc-20160816; b=FfjBPVnsx9j6weEOJi6oXiflpA25xs6BowB3haUy+nPh12sjZ7DfaFrSLQd9IxYKV2 wzJ70g3RJu0v35QEPCsbTydBdQayT/8fGlnCaH1ojFr71hXlGO2xGxeZ7+1PVk1RsXPP nXogQThpD0BnaKsicGWHHl8sJcvJIBb+NN0+P8e1QsjfeDsxS4gqu8L3X5xTx6dKowCI Sh0qExEqfDFIYfivXvpn5oKh8+qFL6XMem/iDexVkqn0CC3rgG2yD4FstOuL9GxOUfJz rJtfx8U84rzGe+XDczD6yZMWFDPG6Nc+aSp10A/u/NGAEpx8gkjBVDAXSfodF402Orw4 12rg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=2DjgA1oSFnHQ4T6jrg+cwQvWM2kbJwi4Mht8bmer9w4=; b=Y2o5aAPsFcJwF0q7Kx8JIcPqPmmMjBu1weqJyDGF1pCSYVRhqo89+yRE8zkE/HFsFS N7rccHKEDH30jWdFE5h+KFME7wxQgjt6fxVsqwL/duGwQVDoCkaC54LZ5DyNDve/x0uw 66Zb8lNq4yjWydjheZ1XxiTOQv0sWoNJ8h2NrVzwtTtOOXpAF0mV6CurdL9CKGqZJsCp 8GwHdUAAOzpuQio+XFiL1pjLQpQzuCKF5O20qenIBSrAeASH+FePY6ZFdj6Jd/uu6XAv 7IdbIfobTI3yQxBKLa+rYMbZMbuJSzpnfyyRgkVMTGPi+ucFZ+rxj6Acr9NcI4xTh9Xh BtCQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bD5SZuxb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id v23-20020a637a17000000b005348946df72si1819280pgc.126.2023.05.19.10.04.11; Fri, 19 May 2023 10:04:34 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bD5SZuxb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229559AbjESQwT (ORCPT + 99 others); Fri, 19 May 2023 12:52:19 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40372 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229733AbjESQwS (ORCPT ); Fri, 19 May 2023 12:52:18 -0400 Received: from mail-lf1-x12f.google.com (mail-lf1-x12f.google.com [IPv6:2a00:1450:4864:20::12f]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A1159D2 for ; Fri, 19 May 2023 09:52:16 -0700 (PDT) Received: by mail-lf1-x12f.google.com with SMTP id 2adb3069b0e04-4f13d8f74abso3995559e87.0 for ; Fri, 19 May 2023 09:52:16 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1684515135; x=1687107135; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=2DjgA1oSFnHQ4T6jrg+cwQvWM2kbJwi4Mht8bmer9w4=; b=bD5SZuxbEmenh+bIZ9h7qXdIyWVefZ/663ljisl0IiiYIlre6Eo5AcRKIL5SfF8UFt Y5cp/rZkyH0wtkvf+Ec/mop9IBVz8dNg9tATgCuNQZCG0k+bWamEtt3zd50+7pCZU3xL wDBsIy0q/eUcbMMBK5oj9cODU16IoYnOFgYEpKqjrcac6TgQEZUO9ZaRUXmGY01o/eTh VJZvvhGiT2sq6JW4vxM2nlZKCOnoR4hfLrcx74dzK/OZF1hrHO2FKUtuF5vxEOmvSgVZ 6LqioT2CnphXAe9kg+6bqSVnQnATy5kx/1ZcRS0r6uOWRcZtNoWnrMfnKM3jyxJuiujb J9aA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1684515135; x=1687107135; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=2DjgA1oSFnHQ4T6jrg+cwQvWM2kbJwi4Mht8bmer9w4=; b=EyLdhtcKb/rrAc9Bmz6KmG4WGS/t9Pd942TDMn7obJ1Qasb+xEZqEjLUY/m7c030tX uojxW4NS4Sb8+4MwytcARbOWyeLmvMtw1KcpH5WjE+v/RcLU1hp7BxR97nMSjjYUG73o YTDK/YkIdIEgcEhC9/Ax7xqhaDEah7uShoFNfDNkySqr1WZ+VKiZRW5iSajqFwokhv8d OMAhROZmAQJ7v20t6sZf9TtPc4GTpfmLQm7A5lNQYCKDB/kqbrw8ddEykDnHeT/nM32R Q2flJK2koanxcl9MFadLmHw2D+zCKPUGsvXG0BDz4GK2ivFK9cJX0/23SjRbqrfBiQQP ZN1w== X-Gm-Message-State: AC+VfDy4Ze2iMamoNE1plbureC8TZkpWPnz+wm37NyvWcjiTp9gFeNHw 3oUSUc4i0a65Q1LxWtepZ+rMIg== X-Received: by 2002:a19:f00b:0:b0:4ed:bf01:3ff3 with SMTP id p11-20020a19f00b000000b004edbf013ff3mr801227lfc.43.1684515134862; Fri, 19 May 2023 09:52:14 -0700 (PDT) Received: from [192.168.1.101] (abxi58.neoplus.adsl.tpnet.pl. [83.9.2.58]) by smtp.gmail.com with ESMTPSA id s18-20020ac25fb2000000b004edb8fac1cesm648518lfe.215.2023.05.19.09.52.13 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 19 May 2023 09:52:14 -0700 (PDT) Message-ID: Date: Fri, 19 May 2023 18:52:12 +0200 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.11.0 Subject: Re: [PATCH 3/4] clk: qcom: camcc-sm8550: Add camera clock controller driver for SM8550 Content-Language: en-US To: Jagadeesh Kona , Andy Gross , Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Conor Dooley Cc: Bjorn Andersson , linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Taniya Das , Satya Priya Kakitapalli References: <20230519155602.6642-1-quic_jkona@quicinc.com> <20230519155602.6642-4-quic_jkona@quicinc.com> From: Konrad Dybcio In-Reply-To: <20230519155602.6642-4-quic_jkona@quicinc.com> Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-3.6 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 19.05.2023 17:56, Jagadeesh Kona wrote: > Add support for the camera clock controller for camera clients to be > able to request for camcc clocks on SM8550 platform. > > Signed-off-by: Jagadeesh Kona > Signed-off-by: Taniya Das > --- > drivers/clk/qcom/Kconfig | 7 + > drivers/clk/qcom/Makefile | 1 + > drivers/clk/qcom/camcc-sm8550.c | 3572 +++++++++++++++++++++++++++++++ > 3 files changed, 3580 insertions(+) > create mode 100644 drivers/clk/qcom/camcc-sm8550.c > > diff --git a/drivers/clk/qcom/Kconfig b/drivers/clk/qcom/Kconfig > index 6bb9b4aff047..c8eccd428736 100644 > --- a/drivers/clk/qcom/Kconfig > +++ b/drivers/clk/qcom/Kconfig > @@ -700,6 +700,13 @@ config SM_CAMCC_8450 > Support for the camera clock controller on SM8450 devices. > Say Y if you want to support camera devices and camera functionality. > > +config SM_CAMCC_8550 > + tristate "SM8550 Camera Clock Controller" > + select SM_GCC_8550 > + help > + Support for the camera clock controller on SM8550 devices. > + Say Y if you want to support camera devices and camera functionality. > + > config SM_DISPCC_6115 > tristate "SM6115 Display Clock Controller" > depends on SM_GCC_6115 > diff --git a/drivers/clk/qcom/Makefile b/drivers/clk/qcom/Makefile > index f0b95fc217aa..2b1fcd5c920a 100644 > --- a/drivers/clk/qcom/Makefile > +++ b/drivers/clk/qcom/Makefile > @@ -100,6 +100,7 @@ obj-$(CONFIG_SDX_GCC_65) += gcc-sdx65.o > obj-$(CONFIG_SM_CAMCC_6350) += camcc-sm6350.o > obj-$(CONFIG_SM_CAMCC_8250) += camcc-sm8250.o > obj-$(CONFIG_SM_CAMCC_8450) += camcc-sm8450.o > +obj-$(CONFIG_SM_CAMCC_8550) += camcc-sm8550.o > obj-$(CONFIG_SM_DISPCC_6115) += dispcc-sm6115.o > obj-$(CONFIG_SM_DISPCC_6125) += dispcc-sm6125.o > obj-$(CONFIG_SM_DISPCC_6350) += dispcc-sm6350.o > diff --git a/drivers/clk/qcom/camcc-sm8550.c b/drivers/clk/qcom/camcc-sm8550.c > new file mode 100644 > index 000000000000..2c3d2436da0f > --- /dev/null > +++ b/drivers/clk/qcom/camcc-sm8550.c > @@ -0,0 +1,3572 @@ > +// SPDX-License-Identifier: GPL-2.0-only > +/* > + * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved. > + */ > + > +#include > +#include > +#include > +#include > +#include > + > +#include > + > +#include "clk-alpha-pll.h" > +#include "clk-branch.h" > +#include "clk-rcg.h" > +#include "clk-regmap.h" > +#include "common.h" > +#include "gdsc.h" > +#include "reset.h" > + > +enum { > + DT_BI_TCXO, > + DT_BI_TCXO_AO, > + DT_SLEEP_CLK, > +}; > + > +enum { > + P_BI_TCXO, > + P_CAM_CC_PLL0_OUT_EVEN, > + P_CAM_CC_PLL0_OUT_MAIN, > + P_CAM_CC_PLL0_OUT_ODD, > + P_CAM_CC_PLL10_OUT_EVEN, > + P_CAM_CC_PLL11_OUT_EVEN, > + P_CAM_CC_PLL12_OUT_EVEN, While it makes sense for a computer, I think it would make more sense to keep the >=10 entries after 9 > + P_CAM_CC_PLL1_OUT_EVEN, > + P_CAM_CC_PLL2_OUT_EVEN, > + P_CAM_CC_PLL2_OUT_MAIN, > + P_CAM_CC_PLL3_OUT_EVEN, > + P_CAM_CC_PLL4_OUT_EVEN, > + P_CAM_CC_PLL5_OUT_EVEN, > + P_CAM_CC_PLL6_OUT_EVEN, > + P_CAM_CC_PLL7_OUT_EVEN, > + P_CAM_CC_PLL8_OUT_EVEN, > + P_CAM_CC_PLL9_OUT_EVEN, > + P_CAM_CC_PLL9_OUT_ODD, > + P_SLEEP_CLK, > +}; > + > +static const struct pll_vco lucid_ole_vco[] = { > + { 249600000, 2300000000, 0 }, > +}; > + > +static const struct pll_vco rivian_ole_vco[] = { > + { 777000000, 1285000000, 0 }, > +}; > + > +static const struct alpha_pll_config cam_cc_pll0_config = { > + .l = 0x4400003E, Lowercase hex, everywhere, please. > + .alpha = 0x8000, > + .config_ctl_val = 0x20485699, > + .config_ctl_hi_val = 0x00182261, > + .config_ctl_hi1_val = 0x82AA299C, > + .test_ctl_val = 0x00000000, > + .test_ctl_hi_val = 0x00000003, > + .test_ctl_hi1_val = 0x00009000, > + .test_ctl_hi2_val = 0x00000034, > + .user_ctl_val = 0x00008400, > + .user_ctl_hi_val = 0x00000005, > +}; > + [...] > + > + clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll10, regmap, &cam_cc_pll10_config); Same as the first comment Konrad > + clk_lucid_ole_pll_configure(&cam_cc_pll11, regmap, &cam_cc_pll11_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll12, regmap, &cam_cc_pll12_config); > + clk_rivian_ole_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll7, regmap, &cam_cc_pll7_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll8, regmap, &cam_cc_pll8_config); > + clk_lucid_ole_pll_configure(&cam_cc_pll9, regmap, &cam_cc_pll9_config); > + > + /* > + * Keep clocks always enabled: > + * cam_cc_gdsc_clk > + * cam_cc_sleep_clk > + */ > + regmap_update_bits(regmap, 0x1419c, BIT(0), BIT(0)); > + regmap_update_bits(regmap, 0x142cc, BIT(0), BIT(0)); > + > + ret = qcom_cc_really_probe(pdev, &cam_cc_sm8550_desc, regmap); > + > + pm_runtime_put(&pdev->dev); > + > + return ret; > +} > + > +static struct platform_driver cam_cc_sm8550_driver = { > + .probe = cam_cc_sm8550_probe, > + .driver = { > + .name = "cam_cc-sm8550", > + .of_match_table = cam_cc_sm8550_match_table, > + }, > +}; > + > +static int __init cam_cc_sm8550_init(void) > +{ > + return platform_driver_register(&cam_cc_sm8550_driver); > +} > +subsys_initcall(cam_cc_sm8550_init); > + > +static void __exit cam_cc_sm8550_exit(void) > +{ > + platform_driver_unregister(&cam_cc_sm8550_driver); > +} > +module_exit(cam_cc_sm8550_exit); > + > +MODULE_DESCRIPTION("QTI CAM_CC SM8550 Driver"); > +MODULE_LICENSE("GPL");