Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp5887032rwd; Wed, 24 May 2023 08:04:27 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ6uUUg5+o9WwKkh1efp1SE9VFQwcA+xjWLGvoIKKNzdwhrmbkMrw9oDlC7m4dba5YhH2prm X-Received: by 2002:a05:6a00:1488:b0:64d:2ea4:937a with SMTP id v8-20020a056a00148800b0064d2ea4937amr4660572pfu.7.1684940666983; Wed, 24 May 2023 08:04:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1684940666; cv=none; d=google.com; s=arc-20160816; b=uC67fCgenLcg5XHF1NwEbypDKhrfqxVkvEQqt/8J0UoUIwbg65zFdsQnDwCRmcdU0M 6hpyp6G/dtXQTDA/HmhdrpkZH+KmVT1kIMRE1mcKALx/6Vi0IUa3a7u9TUYvcCb0Xm54 9W/ImyCnNZQrcVNVHVaE9Kr98tKDu6f+8UwG488WCGHRJppgpCBLdSTEtoL56rgnobHB 6gLojgAA1lbQBekONyRRKAvjmGOcGm66OsZLLjunlLCoOB9FdsObY8rXCNMygxNyOFNR v39MygomkHgu7/cHqzhXShD8NmYqjXgnDYS+y6zgxOuKECBFGLT+qvq9GtnKbFxXFVJJ AQxQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=F/ecWxw/P7TCasoEO+kdwGQ3aXbPAGGdrW89ySb2PjI=; b=z/qnVde/cGZ49VQcQMffm7zoeawQhZ5EVDKSz13Ndjb8K4/Iqko3G5A73ffLbL+zwt G34lrNtJ/1LBjXbi62VgR1CKNNE9zr1/bTkTmEwHs/pRLc2mRg6vPA/AulSoj/fyUFn5 MSFImp4UKcfywIW8swfp7w3Roeoar8ntiNYHzt7gI4qWjddthqMUP4cYnjNNVs+NNa4p eksE9e9Cx3Hp89mnar/S7rb+rfVqjhRJyXJB0r5BF0yAIiqEm+TpsrIZs6ZtmmXcilKE GL00XcjpojJulO00plXA7YDqFWVGCHQG7KeMihupiGhc+jZqJFwH1/8nv13HXEH3Y6Qo 5ZOw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=yL8Q9eAu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id a81-20020a621a54000000b0064d56c3bfd2si7472279pfa.207.2023.05.24.08.04.13; Wed, 24 May 2023 08:04:26 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=yL8Q9eAu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235752AbjEXOqM (ORCPT + 99 others); Wed, 24 May 2023 10:46:12 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36206 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233930AbjEXOqK (ORCPT ); Wed, 24 May 2023 10:46:10 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.153.233]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id CF287E4D; Wed, 24 May 2023 07:45:52 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1684939552; x=1716475552; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=2Ci1Mh6KyubEPooPTk4y/VJuppWOmjEcoHvnTUiGcCY=; b=yL8Q9eAuMJ4CY9igQXoUt7dsrc076s9lKmsxHzbR51te6r+kjniT/ZTw 3hUVaNzpalOONkMivpPFx/glO4lJ447Nt401OYpMtrD95ltMgNOiiaXSc tQlUp/QiUW6/2mVanPuCu7RIkrXUscA8QoLxHg7mSx4Ti10SbxpDy2z1b EmuwCBJ7coUzfm1kagvqtzWoGzMmb/H6wRDBdehdR7ERxcovjbi0Vra8A 80UmgPHl43vKvzZ1tSRI7PaOTarRlL1SFb+lmZ3e+yy9fRo03HT2P/CYr 9fhoU2cvIC0qgUqMJF4eExjTsp9GqDbDfLYnXydhNznBvNeTijW8sCwpi w==; X-IronPort-AV: E=Sophos;i="6.00,189,1681196400"; d="scan'208";a="226814291" X-Amp-Result: SKIPPED(no attachment in message) Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa1.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 24 May 2023 07:44:36 -0700 Received: from chn-vm-ex01.mchp-main.com (10.10.85.143) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.21; Wed, 24 May 2023 07:44:33 -0700 Received: from CHE-LT-I17164LX.microchip.com (10.10.115.15) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server id 15.1.2507.21 via Frontend Transport; Wed, 24 May 2023 07:44:29 -0700 From: Parthiban Veerasooran To: , , , , , , , , , CC: , , , , "Parthiban Veerasooran" Subject: [PATCH net-next v3 0/6] microchip_t1s: Update on Microchip 10BASE-T1S PHY driver Date: Wed, 24 May 2023 20:15:33 +0530 Message-ID: <20230524144539.62618-1-Parthiban.Veerasooran@microchip.com> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch series contain the below updates, - Fixes on the Microchip LAN8670/1/2 10BASE-T1S PHYs support in the net/phy/microchip_t1s.c driver. - Adds support for the Microchip LAN8650/1 Rev.B0 10BASE-T1S Internal PHYs in the net/phy/microchip_t1s.c driver. Changes: v2: - Updated cover letter contents. - Modified driver description is more generic as it is common for all the Microchip 10BASE-T1S PHYs. - Replaced read-modify-write code with phy_modify_mmd function. - Moved */ to the same line for the single line comments. - Changed the type int to u16 for LAN865X Rev.B0 fixup registers declaration. - Changed all the comments starting letter to upper case for the consistency. - Removed return value check of phy_read_mmd and returned directly in the last line of the function lan865x_revb0_indirect_read. - Used reverse christmas notation wherever is possible. - Used FIELD_PREP instead of << in all the places. - Used 4 byte representation for all the register addresses and values for consistency. - Comment for indirect read is modified. - Implemented "Reset Complete" status polling in config_init. - Function lan865x_setup_cfgparam is split into multiple functions for readability. - Reference to AN1760 document is added in the comment. - Removed interrupt disabling code as it is not needed. - Provided meaningful macros for the LAN865X Rev.B0 indirect read registers and control. - Replaced 0x10 with BIT(4). - Removed collision detection disable/enable code as it can be done with a separate patch later. v3: - Comment for phy_modify_mmd() is extended to indicate that the write is not required if the register already has the required value. - Commit message is updated for the not supported hardware revisions 0x0007C160 (Rev.A0) and 0x0007C161 (Rev.B0) since they are never released to production. - Commit message is updated to indicate that the Reset Complete interrupt will be cleared when the STS2 register read is done. - Corrected the typo in the offset calculation comment. - Used reverse christmas notation for the local variable declarations. Parthiban Veerasooran (6): net: phy: microchip_t1s: modify driver description to be more generic net: phy: microchip_t1s: replace read-modify-write code with phy_modify_mmd net: phy: microchip_t1s: update LAN867x PHY supported revision number net: phy: microchip_t1s: fix reset complete status handling net: phy: microchip_t1s: remove unnecessary interrupts disabling code net: phy: microchip_t1s: add support for Microchip LAN865x Rev.B0 PHYs drivers/net/phy/microchip_t1s.c | 269 +++++++++++++++++++++++++++----- 1 file changed, 229 insertions(+), 40 deletions(-) -- 2.34.1