Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp1310864rwd; Thu, 25 May 2023 10:42:12 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ5lwp6aa9A5tNk7GEX4YZyyCn8g1l4FpM/huoh+c+HPrjLVDEvgoAYNBrO12p8fueTK4WaL X-Received: by 2002:a17:90b:1c08:b0:255:b07a:3d55 with SMTP id oc8-20020a17090b1c0800b00255b07a3d55mr2838295pjb.28.1685036532454; Thu, 25 May 2023 10:42:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1685036532; cv=none; d=google.com; s=arc-20160816; b=c1eMkv43OtI5myWwPQmguacxOtcsP9MBz3YsExNDS17kQX2lI4fY9rHxO47H2rkK18 FraEn2FSR3zsZKmdATPquCJS7N9EZjM6J6kDe62y9OvNxuv+mnaeRXxELAfjCEVc9ocz lBdEE0sfSgnE235ChLLASKzCGlawKivsG+OfCHPCKX9ZxTmfc/wT5UMj8pMmutt7WgWi M4aWLY9jJbp3vzNc0hwepxsUvhYi6UAty/pkOF4GUbOt4l0E9UL9uwHLdYzhiwq/Z3Ze z8fE6566bDCWf6DCo/664IJTDu2BFF/ilsHwNyR0BEXkOKSI5XK7+qycMRruxdFk03bI 5yNw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=DG555D3M9CO+ZW5Z7N0SmGjp8+ALFgSnLS2Drwkx5jM=; b=Rc0ahuhHatOyRl/gekO6PuE+CRZgiEkTNDTIl0JNa9r+rLXvxzNzYEAtfHLTYG77nC Dh3AJ6v+np8O3ieQxdh/Reh3oyxyXol3QW5nK/uc95D4J/55bdKuWK0tzNgMU1yIDW5f hJVgtNm1GJ0lBW2g8rkxm9c7Qf9VPzAHRlYULbY5pLdechzrmeJQoF7npCaeSiunq0AI KJkhAYRRgMjJn77h2EqS1Td7d8rDa150sbd0ZxYyjm83lrtZMkKCSzukFNZiCRGa6HgY N/+BTv0kUGJDqI/Uj5aK7Gmv+47/ZUr3rxEWDH2+7xbQzZGLzfihqIiCbE5sOmz/1hGv 2FKQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=NLSSt57I; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id v8-20020a17090a898800b00247992c3cf6si4090334pjn.71.2023.05.25.10.41.58; Thu, 25 May 2023 10:42:12 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=NLSSt57I; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S240990AbjEYRWM (ORCPT + 99 others); Thu, 25 May 2023 13:22:12 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37460 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233470AbjEYRWK (ORCPT ); Thu, 25 May 2023 13:22:10 -0400 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id F21AEB6; Thu, 25 May 2023 10:22:09 -0700 (PDT) Received: from pps.filterd (m0279865.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 34PFs7O4006281; Thu, 25 May 2023 17:22:05 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=from : to : cc : subject : date : message-id : mime-version : content-transfer-encoding : content-type; s=qcppdkim1; bh=DG555D3M9CO+ZW5Z7N0SmGjp8+ALFgSnLS2Drwkx5jM=; b=NLSSt57IdaspXmT5vUfetIMdEQFdKtnsNB//WQYUDMT/vSAkd6Ni4X+esUXlNxIGuh2+ tAO3tQ9500WTJft6vG+y5kSYbAQDAJHYnPvCzGhoysoLny3q0NNEombdUgGSCrnTrsc1 YHvG77rPz2Ih/0aHbveY1AXtzC6KnHpSGUxwCAPfrQVz7RUzTb48e4pfgVnwAPILN7z2 wISiZx0VeT78bFMRaRQoIT3F/j0dsHb6S7r44NqwLbiAZL8omX3XeavXv5omPT+7aDNx QY5mVg6WXUN//hKQfkNnfH8LpBqXkXtSXn6vezuOCJY9YDcqoIHGOSTA27GTLzvwMsek QA== Received: from nalasppmta02.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3qt5ufrwu7-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 25 May 2023 17:22:05 +0000 Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA02.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 34PHM4Ss019919 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 25 May 2023 17:22:04 GMT Received: from hu-jkona-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.42; Thu, 25 May 2023 10:21:59 -0700 From: Jagadeesh Kona To: Andy Gross , Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Conor Dooley CC: Bjorn Andersson , Konrad Dybcio , Vladimir Zapolskiy , Vinod Koul , , , , , Taniya Das , Jagadeesh Kona , "Satya Priya Kakitapalli" , Imran Shaik , Ajit Pandey Subject: [PATCH V2 0/6] Add camera clock controller support for SM8550 Date: Thu, 25 May 2023 22:51:36 +0530 Message-ID: <20230525172142.9039-1-quic_jkona@quicinc.com> X-Mailer: git-send-email 2.40.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: gcCI66alefp6x7H2xpWgy2AHllW29N-F X-Proofpoint-GUID: gcCI66alefp6x7H2xpWgy2AHllW29N-F X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.254,Aquarius:18.0.957,Hydra:6.0.573,FMLib:17.11.176.26 definitions=2023-05-25_10,2023-05-25_03,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 malwarescore=0 clxscore=1011 adultscore=0 priorityscore=1501 mlxlogscore=736 spamscore=0 bulkscore=0 impostorscore=0 phishscore=0 mlxscore=0 suspectscore=0 lowpriorityscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2304280000 definitions=main-2305250144 X-Spam-Status: No, score=-2.8 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_LOW,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add bindings, driver and devicetree node for camera clock controller on SM8550. Update l value in pll configuration for lucid ole and evo pll's across chipsets and remove explicit CAL_L configuration for EVO pll's. Depends on [1] for PLL_TEST_CTL_U2 programming [1] https://patchwork.kernel.org/project/linux-clk/list/?series=750700 Jagadeesh Kona (6): dt-bindings: clock: qcom: Add SM8550 camera clock controller clk: qcom: Update l value configuration for lucid ole and evo plls clk: qcom: clk-alpha-pll: Remove explicit CAL_L configuration for EVO PLL clk: qcom: camcc-sm8550: Add camera clock controller driver for SM8550 clk: qcom: camcc-sm8550: Add support for qdss, sleep and xo clocks arm64: dts: qcom: sm8550: Add camera clock controller .../bindings/clock/qcom,sm8450-camcc.yaml | 8 +- arch/arm64/boot/dts/qcom/sm8550.dtsi | 15 + drivers/clk/qcom/Kconfig | 7 + drivers/clk/qcom/Makefile | 1 + drivers/clk/qcom/camcc-sm8450.c | 24 +- drivers/clk/qcom/camcc-sm8550.c | 3585 +++++++++++++++++ drivers/clk/qcom/clk-alpha-pll.c | 6 +- drivers/clk/qcom/dispcc-sm8450.c | 10 +- drivers/clk/qcom/dispcc-sm8550.c | 6 +- drivers/clk/qcom/gpucc-sa8775p.c | 6 +- include/dt-bindings/clock/qcom,sm8550-camcc.h | 187 + 11 files changed, 3832 insertions(+), 23 deletions(-) create mode 100644 drivers/clk/qcom/camcc-sm8550.c create mode 100644 include/dt-bindings/clock/qcom,sm8550-camcc.h -- 2.40.1