Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp2683130rwd; Sun, 28 May 2023 22:08:01 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ6DkhpJTMyKHFqC/c7pacn+3RKIkFhuXjx8HhUMLFnYiKwmSBYXlHjstQpsKQTjsIbRLo+v X-Received: by 2002:a17:903:191:b0:1af:f8a8:5ba4 with SMTP id z17-20020a170903019100b001aff8a85ba4mr12526084plg.4.1685336881362; Sun, 28 May 2023 22:08:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1685336881; cv=none; d=google.com; s=arc-20160816; b=bSt+5cMZbe6SPwhwJzfIugCtFqZUvqX42JvP6EcsU+Djy8LTtfEzBwDy+jLb0KgoI2 trNA8keal+cOl6ilNxvxaWh6zFJ3sTOmZLzjddJ3GQq/fabD/9mJsv83ez9Or6XRzLZo dRkgc8kftZLFbo7vxqwMAlmef+X8HzxEGjsT5s1ULcMkhRIlRmfPJ57En3xvcZl1XIY3 kiQpAcTd6tSqhQUJsuYltkCpcIbqrFDK5ZHu4iD1XILjqBUwFCtj2+T+1fZ8dUyFR/kk 81/XClLQ8VQx4zTyJbSRowQzGULzzf5YWVhZeG2iMfH74h5UKIp46yb+LgpuGVh73Cue aJHg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=/xwYo+RvxYhYeJLsBzShC3L9Eqwb86fHUEdr3s3QyT8=; b=B/iUXnnIZin2SU0riKafAFIUEgt7z1FIpclztAS1vXDeS9XJFpHEvpZ6TqsuV3KTbR zWtfprbv6PWfycZ2sTyaOqRcg0+ASjytqIWpTTE2PvXX6PxAQMLMy4oKkGQu2tTtirFh hXPO/lFaUyUyOBV+mPDGAwjwBIiXebYNFxaE5h7eVE/rnm4KJ6slp6Uh86PdZrF7C3IT wuz3vWIOa9uOO1gRYAOMKw14IjM3raXjxo+xxCpYGJtm+S1raIhNF33xbzf4m4gb0ibg QfonvpWOhp+5FOVzJ0+zVEHW9qHhuhioQoY/nfuEQieUs1X3tbTQnIZsYkgpCo6sM7gB N4GA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=PNHq5TFi; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id p10-20020a170902e74a00b001a93c1d66e0si7524428plf.269.2023.05.28.22.07.49; Sun, 28 May 2023 22:08:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=PNHq5TFi; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231753AbjE2EX7 (ORCPT + 99 others); Mon, 29 May 2023 00:23:59 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:44680 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231643AbjE2EXZ (ORCPT ); Mon, 29 May 2023 00:23:25 -0400 Received: from mga17.intel.com (mga17.intel.com [192.55.52.151]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0F8F8DC; Sun, 28 May 2023 21:21:26 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1685334086; x=1716870086; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=rMN2DEXHYJg4BrG9HywFW+dJdkWtkQ+SIXgNGj4Zeac=; b=PNHq5TFieFvqhwZTklyVRsF6k0FesvqBkynKPXmMSMR4+mlSgRgj6QNl 8+27tsY8p/b4VVzt77AeuGprzV5GayzPcVW7bwXmGGK6kPdys070zSdQ+ xtRDRL+TtLxwqNwJQORe3E0f5DdEGEq9g0ewXzxfPUEQqNMDJm6Xe52Ch /uOSOX5PjMCNKnYkfyExQpL2MflweU8cteg3IgEiyDdqkyZ/3MMjxQSSJ Lpf/Sdru9t43XPykMNq1fKl5I6FfcjheLbgZZSaoeXjWtl9MjxInLSlM1 sBmIgcchgdrDCgENqZypkNtBEIAaHYtfmP2m5ZZv/xte5g1PXTQXUkadR w==; X-IronPort-AV: E=McAfee;i="6600,9927,10724"; a="334965897" X-IronPort-AV: E=Sophos;i="6.00,200,1681196400"; d="scan'208";a="334965897" Received: from fmsmga004.fm.intel.com ([10.253.24.48]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 28 May 2023 21:21:09 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10724"; a="775784230" X-IronPort-AV: E=Sophos;i="6.00,200,1681196400"; d="scan'208";a="775784230" Received: from ls.sc.intel.com (HELO localhost) ([172.25.112.31]) by fmsmga004-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 28 May 2023 21:21:09 -0700 From: isaku.yamahata@intel.com To: kvm@vger.kernel.org, linux-kernel@vger.kernel.org Cc: isaku.yamahata@intel.com, isaku.yamahata@gmail.com, Paolo Bonzini , erdemaktas@google.com, Sean Christopherson , Sagi Shahar , David Matlack , Kai Huang , Zhi Wang , chen.bo@intel.com Subject: [PATCH v14 033/113] KVM: x86/mmu: Add Suppress VE bit to shadow_mmio_mask/shadow_present_mask Date: Sun, 28 May 2023 21:19:15 -0700 Message-Id: X-Mailer: git-send-email 2.25.1 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.6 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Isaku Yamahata To make use of the same value of shadow_mmio_mask and shadow_present_mask for TDX and VMX, add Suppress-VE bit to shadow_mmio_mask and shadow_present_mask so that they can be common for both VMX and TDX. TDX will require shadow_mmio_mask and shadow_present_mask to include VMX_SUPPRESS_VE for shared GPA so that EPT violation is triggered for shared GPA. For VMX, VMX_SUPPRESS_VE doesn't matter for MMIO because the spte value is required to cause EPT misconfig. the additional bit doesn't affect VMX logic to add the bit to shadow_mmio_{value, mask}. Signed-off-by: Isaku Yamahata --- arch/x86/include/asm/vmx.h | 1 + arch/x86/kvm/mmu/spte.c | 6 ++++-- 2 files changed, 5 insertions(+), 2 deletions(-) diff --git a/arch/x86/include/asm/vmx.h b/arch/x86/include/asm/vmx.h index 0d02c4aafa6f..3066ca5ca246 100644 --- a/arch/x86/include/asm/vmx.h +++ b/arch/x86/include/asm/vmx.h @@ -513,6 +513,7 @@ enum vmcs_field { #define VMX_EPT_IPAT_BIT (1ull << 6) #define VMX_EPT_ACCESS_BIT (1ull << 8) #define VMX_EPT_DIRTY_BIT (1ull << 9) +#define VMX_EPT_SUPPRESS_VE_BIT (1ull << 63) #define VMX_EPT_RWX_MASK (VMX_EPT_READABLE_MASK | \ VMX_EPT_WRITABLE_MASK | \ VMX_EPT_EXECUTABLE_MASK) diff --git a/arch/x86/kvm/mmu/spte.c b/arch/x86/kvm/mmu/spte.c index cf2c6426a6fc..778fbaec1887 100644 --- a/arch/x86/kvm/mmu/spte.c +++ b/arch/x86/kvm/mmu/spte.c @@ -431,7 +431,9 @@ void kvm_mmu_set_ept_masks(bool has_ad_bits, bool has_exec_only) shadow_dirty_mask = has_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull; shadow_nx_mask = 0ull; shadow_x_mask = VMX_EPT_EXECUTABLE_MASK; - shadow_present_mask = has_exec_only ? 0ull : VMX_EPT_READABLE_MASK; + /* VMX_EPT_SUPPRESS_VE_BIT is needed for W or X violation. */ + shadow_present_mask = + (has_exec_only ? 0ull : VMX_EPT_READABLE_MASK) | VMX_EPT_SUPPRESS_VE_BIT; /* * EPT overrides the host MTRRs, and so KVM must program the desired * memtype directly into the SPTEs. Note, this mask is just the mask @@ -448,7 +450,7 @@ void kvm_mmu_set_ept_masks(bool has_ad_bits, bool has_exec_only) * of an EPT paging-structure entry is 110b (write/execute). */ kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE, - VMX_EPT_RWX_MASK, 0); + VMX_EPT_RWX_MASK | VMX_EPT_SUPPRESS_VE_BIT, 0); } EXPORT_SYMBOL_GPL(kvm_mmu_set_ept_masks); -- 2.25.1