Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp1643058rwd; Thu, 1 Jun 2023 20:07:38 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ7Z381J+VjzV4P68jko/juo3NKAsR0CzZdYjGZmwXNilXEGs/tQmhMTExWVGhTL/Cb+K0fA X-Received: by 2002:a05:6a20:12c4:b0:10f:1f0:9b43 with SMTP id v4-20020a056a2012c400b0010f01f09b43mr13767314pzg.6.1685675258558; Thu, 01 Jun 2023 20:07:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1685675258; cv=none; d=google.com; s=arc-20160816; b=i3wsRzlC5YMnDsnZGwxrq8HiXbSgObgZVSOuUQRbDhNPe46uEAu5lB+liF5XprRi/h XcHdYtMmm8mTt+rclSRNgvT2a0VesqwoRTXZQIP163ekajHIKU79unPBa3j5/D5dNHE3 wu5lus0TcvJQrC94i6ZL0qZLFO1egiGzt7lkvvaBv5T1CswrRttBSOpdtd9x7IZmtOm6 ni8ZFdbqFv5JLkUF5KELk3+4kScTQkvIJ8fkAQtrrNzkc6kHTy3hJ1CeIk9kXygBp4hw JzF/aZ1BuW2ChntuF4D7l8WC/df9b2gzGJxjOx2tyhUEAO2yQEE9I3b2D08/cHUwozu/ RpuQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=qFQIB/ud71JvDuFvq/x/CQyt3uSRPcDLl1prAsYYBnE=; b=kuSz44oTPy1NYgE30eYw/KKxuOxfpAnGzTgfaBSXw/BFoXoLOVDbpWehhGHFttj8t/ BPyPfalscQsSkzK+ClVi+VRVddDAP5U2uqzZn547Oy0aLoog6OqimhzSszOgNLuMwqPC EVuxOQcs4i2qMwy5Mr6PBMnOHHgvCCuw868kfumDnt5/WnebQBuuEisq1nyrcTOCXb2j 0d57ouL5PC/CRp8kqf/cFB1PTdf9GKvdKmY/1xxDhBSU7kG0EKD3nqqOWGMAXsojVY9w 0BD8P3A2roGPE8UHqWoFVQHP8IADR8SYdjdVzUQdrUc49+JQqZwKZGk1d1nrkGARrzdV vA0w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=ens7thHT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id u62-20020a638541000000b00534951b1b84si251096pgd.582.2023.06.01.20.07.26; Thu, 01 Jun 2023 20:07:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=ens7thHT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232583AbjFBC6r (ORCPT + 99 others); Thu, 1 Jun 2023 22:58:47 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54184 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229724AbjFBC6q (ORCPT ); Thu, 1 Jun 2023 22:58:46 -0400 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id EBC9018C; Thu, 1 Jun 2023 19:58:44 -0700 (PDT) Received: from pps.filterd (m0279873.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 3522ufZV005417; Fri, 2 Jun 2023 02:58:18 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=message-id : date : mime-version : subject : to : cc : references : from : in-reply-to : content-type : content-transfer-encoding; s=qcppdkim1; bh=qFQIB/ud71JvDuFvq/x/CQyt3uSRPcDLl1prAsYYBnE=; b=ens7thHThozt54paO/XmTgaydS6ODCFCHiXNRGrX+nnfWQnPwFYvQJSf/guZScsCx1j1 T+or8JweGqbqHo5LmEhvFLURVWONrA5oINoCO/Pqn0rNxyLAQLaCpOcyxJmRQ31CbVnC 96ez8IGZ3l9TPC3JOiw9Co8iMsKGQk/iFqcU79P+h9dfZXOFCp0l5meLc5I+HHUd9ezB ZLGIxnKtg7PBPqlMCo399a46abUEq2zMSqpQ83PaDjyoTGxvP417DeWDm8cmAI88DEZO EIShevWaPQIOqgQdUK9Olqn2NtI5OckQ7bheHBltddQB8snKZDbrlId3xxMcFaZDPuBp yw== Received: from nalasppmta05.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3qy8390020-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 02 Jun 2023 02:58:17 +0000 Received: from nalasex01c.na.qualcomm.com (nalasex01c.na.qualcomm.com [10.47.97.35]) by NALASPPMTA05.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 3522wGKA010839 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 2 Jun 2023 02:58:16 GMT Received: from [10.239.133.211] (10.80.80.8) by nalasex01c.na.qualcomm.com (10.47.97.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.42; Thu, 1 Jun 2023 19:58:11 -0700 Message-ID: <053da70b-3d01-a3e5-4703-4e5cf23831ed@quicinc.com> Date: Fri, 2 Jun 2023 10:58:08 +0800 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:102.0) Gecko/20100101 Thunderbird/102.11.0 Subject: Re: [PATCH v4 06/11] coresight-tpdm: Add node to set dsb programming mode Content-Language: en-US To: Suzuki K Poulose , Mathieu Poirier , Alexander Shishkin , Konrad Dybcio , Mike Leach , Rob Herring , Krzysztof Kozlowski CC: Jinlong Mao , Leo Yan , "Greg Kroah-Hartman" , , , , , Tingwei Zhang , Yuanfang Zhang , Trilok Soni , Hao Zhang , , References: <1682586037-25973-1-git-send-email-quic_taozha@quicinc.com> <1682586037-25973-7-git-send-email-quic_taozha@quicinc.com> <4e413a50-001d-cfbf-99a4-7e612f44ed38@arm.com> From: Tao Zhang In-Reply-To: <4e413a50-001d-cfbf-99a4-7e612f44ed38@arm.com> Content-Type: text/plain; charset="UTF-8"; format=flowed Content-Transfer-Encoding: 8bit X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01c.na.qualcomm.com (10.47.97.35) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: RdUqhFOlz8R1FSzXjiZGiCIgPMjsMA1t X-Proofpoint-ORIG-GUID: RdUqhFOlz8R1FSzXjiZGiCIgPMjsMA1t X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.254,Aquarius:18.0.957,Hydra:6.0.573,FMLib:17.11.176.26 definitions=2023-06-01_08,2023-05-31_03,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 clxscore=1015 mlxlogscore=999 mlxscore=0 lowpriorityscore=0 suspectscore=0 phishscore=0 priorityscore=1501 spamscore=0 adultscore=0 malwarescore=0 impostorscore=0 bulkscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2304280000 definitions=main-2306020020 X-Spam-Status: No, score=-2.2 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 6/1/2023 5:23 PM, Suzuki K Poulose wrote: > On 27/04/2023 10:00, Tao Zhang wrote: >> Add node to set and show programming mode for TPDM DSB subunit. >> Once the DSB programming mode is set, it will be written to the >> register DSB_CR. >> >> Signed-off-by: Tao Zhang >> --- >>   .../ABI/testing/sysfs-bus-coresight-devices-tpdm   | 15 ++++++ >>   drivers/hwtracing/coresight/coresight-tpdm.c       | 62 >> ++++++++++++++++++++++ >>   drivers/hwtracing/coresight/coresight-tpdm.h       | 16 ++++++ >>   3 files changed, 93 insertions(+) >> >> diff --git >> a/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> b/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> index 77e67f2..348e167 100644 >> --- a/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> +++ b/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> @@ -45,3 +45,18 @@ Description: >>           Accepts only one of the 2 values -  0 or 1. >>           0 : Set the DSB trigger type to false >>           1 : Set the DSB trigger type to true >> + >> +What: /sys/bus/coresight/devices//dsb_mode >> +Date:        March 2023 >> +KernelVersion    6.3 >> +Contact:    Jinlong Mao (QUIC) , Tao Zhang >> (QUIC) >> +Description: >> +        (Write) Set the mode of DSB tpdm. Read the mode of DSB >> +        tpdm. >> + >> +        Accepts the value needs to be greater than 0. What data >> +        bits do is listed below. >> +        Bit[0:1] : Test mode control bit for choosing the inputs. >> +        Bit[3] : Set to 0 for low performance mode. >> +                 Set to 1 for high performance mode. >> +        Bit[4:8] : Select byte lane for high performance mode. >> diff --git a/drivers/hwtracing/coresight/coresight-tpdm.c >> b/drivers/hwtracing/coresight/coresight-tpdm.c >> index 14f4352..1bacaa5 100644 >> --- a/drivers/hwtracing/coresight/coresight-tpdm.c >> +++ b/drivers/hwtracing/coresight/coresight-tpdm.c >> @@ -4,6 +4,7 @@ >>    */ >>     #include >> +#include >>   #include >>   #include >>   #include >> @@ -43,6 +44,32 @@ static void tpdm_reset_datasets(struct >> tpdm_drvdata *drvdata) >>       } >>   } >>   +static void set_dsb_test_mode(struct tpdm_drvdata *drvdata, u32 *val) >> +{ >> +    u32 mode; >> + >> +    mode = TPDM_DSB_MODE_TEST(drvdata->dsb->mode); >> +    *val &= ~TPDM_DSB_TEST_MODE; >> +    *val |= FIELD_PREP(TPDM_DSB_TEST_MODE, mode); >> +} >> + >> +static void set_dsb_hpsel_mode(struct tpdm_drvdata *drvdata, u32 *val) >> +{ >> +    u32 mode; >> + >> +    mode = TPDM_DSB_MODE_HPBYTESEL(drvdata->dsb->mode); >> +    *val &= ~TPDM_DSB_HPSEL; >> +    *val |= FIELD_PREP(TPDM_DSB_HPSEL, mode); >> +} >> + >> +static void set_dsb_perf_mode(struct tpdm_drvdata *drvdata, u32 *val) >> +{ >> +    if (drvdata->dsb->mode & TPDM_DSB_MODE_PERF) >> +        *val |= TPDM_DSB_CR_MODE; >> +    else >> +        *val &= ~TPDM_DSB_CR_MODE; >> +} >> + >>   static void set_trigger_type(struct tpdm_drvdata *drvdata, u32 *val) >>   { >>       if (drvdata->dsb->trig_type) >> @@ -64,6 +91,12 @@ static void tpdm_enable_dsb(struct tpdm_drvdata >> *drvdata) >>       writel_relaxed(val, drvdata->base + TPDM_DSB_TIER); >>         val = readl_relaxed(drvdata->base + TPDM_DSB_CR); >> +    /* Set the test accurate mode */ >> +    set_dsb_test_mode(drvdata, &val); >> +    /* Set the byte lane for high-performance mode */ >> +    set_dsb_hpsel_mode(drvdata, &val); >> +    /* Set the performance mode */ >> +    set_dsb_perf_mode(drvdata, &val); >>       /* Set trigger type */ >>       set_trigger_type(drvdata, &val); >>       /* Set the enable bit of DSB control register to 1 */ >> @@ -252,6 +285,34 @@ static struct attribute_group tpdm_attr_grp = { >>       .attrs = tpdm_attrs, >>   }; >>   +static ssize_t dsb_mode_show(struct device *dev, >> +                  struct device_attribute *attr, >> +                  char *buf) >> +{ >> +    struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent); >> + >> +    return sysfs_emit(buf, "%lx\n", >> +             (unsigned long)drvdata->dsb->mode); >> +} >> + >> +static ssize_t dsb_mode_store(struct device *dev, >> +                   struct device_attribute *attr, >> +                   const char *buf, >> +                   size_t size) >> +{ >> +    struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent); >> +    unsigned long val; >> + >> +    if ((kstrtoul(buf, 0, &val)) || val < 0) >> +        return -EINVAL; >> + >> +    spin_lock(&drvdata->spinlock); >> +    drvdata->dsb->mode = val & TPDM_MODE_ALL; >> +    spin_unlock(&drvdata->spinlock); >> +    return size; >> +} >> +static DEVICE_ATTR_RW(dsb_mode); >> + >>   static ssize_t dsb_trig_type_show(struct device *dev, >>                        struct device_attribute *attr, char *buf) >>   { >> @@ -323,6 +384,7 @@ static ssize_t dsb_trig_ts_store(struct device *dev, >>   static DEVICE_ATTR_RW(dsb_trig_ts); >>     static struct attribute *tpdm_dsb_attrs[] = { >> +    &dev_attr_dsb_mode.attr, >>       &dev_attr_dsb_trig_ts.attr, >>       &dev_attr_dsb_trig_type.attr, >>       NULL, >> diff --git a/drivers/hwtracing/coresight/coresight-tpdm.h >> b/drivers/hwtracing/coresight/coresight-tpdm.h >> index 68f33bd..79df07e 100644 >> --- a/drivers/hwtracing/coresight/coresight-tpdm.h >> +++ b/drivers/hwtracing/coresight/coresight-tpdm.h >> @@ -15,11 +15,25 @@ >>     /* Enable bit for DSB subunit */ >>   #define TPDM_DSB_CR_ENA        BIT(0) >> +/* Enable bit for DSB subunit perfmance mode */ >> +#define TPDM_DSB_CR_MODE        BIT(1) >>   /* Enable bit for DSB subunit trigger type */ >>   #define TPDM_DSB_CR_TRIG_TYPE        BIT(12) >> + >>   /* Enable bit for DSB subunit trigger timestamp */ >>   #define TPDM_DSB_TIER_XTRIG_TSENAB        BIT(1) >>   +/* DSB programming modes */ >> +/* Test mode control bit*/ >> +#define TPDM_DSB_MODE_TEST(val)    (val & GENMASK(1, 0)) >> +/* Perforceman mode */ > > minor nit: typo ^^ I will update this in the next patch series. > >> +#define TPDM_DSB_MODE_PERF        BIT(3) >> +/* High performance mode */ >> +#define TPDM_DSB_MODE_HPBYTESEL(val)    (val & GENMASK(8, 4)) >> +#define TPDM_MODE_ALL            (0xFFFFFFF) > > GENMASK(27, 0) ? > > Also, why do we cover bits 27-0 ? The TPDM mode is only represented by [0:8]bits. Can I replace it with "#define TPDM_DSB_MODE(val)    (VAL & GENMASK(8, 0))"? Best, Tao > > Suzuki