Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp6807977rwd; Tue, 6 Jun 2023 02:07:45 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ6KNbWwJXs7qdHao6PtSoeiXziu3kxVWSaGDqIRgQzWqciShBE9g2IDOkLCx0Z9OWX/YPAI X-Received: by 2002:ac8:57d3:0:b0:3f6:c5c5:a6dc with SMTP id w19-20020ac857d3000000b003f6c5c5a6dcmr1675655qta.49.1686042465420; Tue, 06 Jun 2023 02:07:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1686042465; cv=none; d=google.com; s=arc-20160816; b=zixGo1E1Pwd6wAgCvRMwr+HYOyhHm+graBKNAyTREZFmrW1oXeK7K9+CjpRW9xp5Et S3Ne9Av03dsPaZdJxVpAwGlJLfnQMUORh1F72MjoAuojjjZdUu4HSAHqpFpuYGLrAFAo tw008CwxWg2pCTi9pm/zeR1k2BgrWwP9vXaHNHUNunea9b1X0wl3rr9fFf4Oa9+o+dTy DVENXlKqmQ8hpSmlhoZb2Oq/we8VKOgHVBt+IfqT6e6LHI4TCyvNDHMkx18WWLl8oKYB AdTXn7ipBsxjkDDRQVhZI1j0stWm9vsAaa1i43mBg0wpasppyZl+PbmOV+Gj8jeJdG9b VwcQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=5Ui+Ud7wkq4QL5en5S6OXWeSXWqR7zswHYkvuQHf7Jg=; b=hiU74I1EY5wlog0IiYU6dER+vjhBR5AM5ySYMckFXK7/ppp/vA9VOzqckqY1LMsSSp X+gh7OokScgPJz4ds7FoS2O+LIzSPYIAHBN+79k/CF1p3TbFE1W7DxbZiJO10TahJM6u I4c0IFrorF6LPZBxCN2NEXzhd9+WH6ISj79Zwxc8EQekUz+ILDlm0y1IJDT+bMjjYjp4 1XO6OnbqzfQziHV7+W+cQJE1hqB7b2DEH43LFKYTOeQNeAq0jQwfwTPikdS1FCMix4l0 gutTj8iNawtvE/QA52Y1eAV6M67Rnf70GE8tp9MZI+FhE0d0E7ZDHYyOZIkVdxfbtWwr FUBg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=PV8Od2pE; dkim=neutral (no key) header.i=@linutronix.de header.b=xmsKoM15; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id jx14-20020a0562142b0e00b0060b965f8904si5940150qvb.459.2023.06.06.02.07.31; Tue, 06 Jun 2023 02:07:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=PV8Od2pE; dkim=neutral (no key) header.i=@linutronix.de header.b=xmsKoM15; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236898AbjFFI1k (ORCPT + 99 others); Tue, 6 Jun 2023 04:27:40 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53692 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236778AbjFFI0h (ORCPT ); Tue, 6 Jun 2023 04:26:37 -0400 Received: from galois.linutronix.de (Galois.linutronix.de [IPv6:2a0a:51c0:0:12e:550::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 40F27E5F; Tue, 6 Jun 2023 01:26:26 -0700 (PDT) Date: Tue, 06 Jun 2023 08:26:22 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1686039982; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=5Ui+Ud7wkq4QL5en5S6OXWeSXWqR7zswHYkvuQHf7Jg=; b=PV8Od2pE27uK0Ko9898rlXVpE++GXxrSPlpG2t1gpYJHqvm97esHXR+ljkYBGNPPVbEAdU upAUy9hguN6uMisRrxBllo6f9AWTm4GfXcq/P1GYhR2Y9YcWvGgtLGKUQjDA0mGg6iaH7J +35JGqKwddN1AS0pa/TKbk1Eku0Z/vOMZb1Pc1mWaS97SERJVqfX5Al6rWm5m48GQbUVDK 8Es0gbCftlExxS0PiRSZqVEAkBHRwYxqIwZMQkesWrUdVoTI7ZQGMuIcPQyVR35oP+qT2m WWrrvyM7BvnNNhjWPS0jEYyEFE7ikV+0sMs3YivolgMiPxdPc44fN3LhK1QX/g== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1686039982; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=5Ui+Ud7wkq4QL5en5S6OXWeSXWqR7zswHYkvuQHf7Jg=; b=xmsKoM15u58R2+TfkiP1XQJcWgUSK4ymfAV3ppaV0SJOllWN0X6u3KhVt55lua4kvHgwHy X+kBxYNyNSGZMVBg== From: "tip-bot2 for Mark Rutland" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: locking/core] locking/atomic: sparc: add preprocessor symbols Cc: Mark Rutland , "Peter Zijlstra (Intel)" , Kees Cook , x86@kernel.org, linux-kernel@vger.kernel.org In-Reply-To: <20230605070124.3741859-12-mark.rutland@arm.com> References: <20230605070124.3741859-12-mark.rutland@arm.com> MIME-Version: 1.0 Message-ID: <168603998216.404.17373423050894332901.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The following commit has been merged into the locking/core branch of tip: Commit-ID: 358c449afa662b1120d43738d2b0400ed2cc97df Gitweb: https://git.kernel.org/tip/358c449afa662b1120d43738d2b0400ed2cc97df Author: Mark Rutland AuthorDate: Mon, 05 Jun 2023 08:01:08 +01:00 Committer: Peter Zijlstra CommitterDate: Mon, 05 Jun 2023 09:57:17 +02:00 locking/atomic: sparc: add preprocessor symbols Some atomics can be implemented in several different ways, e.g. FULL/ACQUIRE/RELEASE ordered atomics can be implemented in terms of RELAXED atomics, and ACQUIRE/RELEASE/RELAXED can be implemented in terms of FULL ordered atomics. Other atomics are optional, and don't exist in some configurations (e.g. not all architectures implement the 128-bit cmpxchg ops). Subsequent patches will require that architectures define a preprocessor symbol for any atomic (or ordering variant) which is optional. This will make the fallback ifdeffery more robust, and simplify future changes. Add the required definitions to arch/sparc. Signed-off-by: Mark Rutland Signed-off-by: Peter Zijlstra (Intel) Reviewed-by: Kees Cook Link: https://lore.kernel.org/r/20230605070124.3741859-12-mark.rutland@arm.com --- arch/sparc/include/asm/atomic_32.h | 16 ++++++++++++++-- arch/sparc/include/asm/atomic_64.h | 18 ++++++++++++++++++ 2 files changed, 32 insertions(+), 2 deletions(-) diff --git a/arch/sparc/include/asm/atomic_32.h b/arch/sparc/include/asm/atomic_32.h index 1c9e6c7..60ce2fe 100644 --- a/arch/sparc/include/asm/atomic_32.h +++ b/arch/sparc/include/asm/atomic_32.h @@ -19,19 +19,31 @@ #include int arch_atomic_add_return(int, atomic_t *); +#define arch_atomic_add_return arch_atomic_add_return + int arch_atomic_fetch_add(int, atomic_t *); +#define arch_atomic_fetch_add arch_atomic_fetch_add + int arch_atomic_fetch_and(int, atomic_t *); +#define arch_atomic_fetch_and arch_atomic_fetch_and + int arch_atomic_fetch_or(int, atomic_t *); +#define arch_atomic_fetch_or arch_atomic_fetch_or + int arch_atomic_fetch_xor(int, atomic_t *); +#define arch_atomic_fetch_xor arch_atomic_fetch_xor + int arch_atomic_cmpxchg(atomic_t *, int, int); #define arch_atomic_cmpxchg arch_atomic_cmpxchg + int arch_atomic_xchg(atomic_t *, int); #define arch_atomic_xchg arch_atomic_xchg -int arch_atomic_fetch_add_unless(atomic_t *, int, int); -void arch_atomic_set(atomic_t *, int); +int arch_atomic_fetch_add_unless(atomic_t *, int, int); #define arch_atomic_fetch_add_unless arch_atomic_fetch_add_unless +void arch_atomic_set(atomic_t *, int); + #define arch_atomic_set_release(v, i) arch_atomic_set((v), (i)) #define arch_atomic_read(v) READ_ONCE((v)->counter) diff --git a/arch/sparc/include/asm/atomic_64.h b/arch/sparc/include/asm/atomic_64.h index df6a8b0..a5e9c37 100644 --- a/arch/sparc/include/asm/atomic_64.h +++ b/arch/sparc/include/asm/atomic_64.h @@ -37,6 +37,16 @@ s64 arch_atomic64_fetch_##op(s64, atomic64_t *); ATOMIC_OPS(add) ATOMIC_OPS(sub) +#define arch_atomic_add_return arch_atomic_add_return +#define arch_atomic_sub_return arch_atomic_sub_return +#define arch_atomic_fetch_add arch_atomic_fetch_add +#define arch_atomic_fetch_sub arch_atomic_fetch_sub + +#define arch_atomic64_add_return arch_atomic64_add_return +#define arch_atomic64_sub_return arch_atomic64_sub_return +#define arch_atomic64_fetch_add arch_atomic64_fetch_add +#define arch_atomic64_fetch_sub arch_atomic64_fetch_sub + #undef ATOMIC_OPS #define ATOMIC_OPS(op) ATOMIC_OP(op) ATOMIC_FETCH_OP(op) @@ -44,6 +54,14 @@ ATOMIC_OPS(and) ATOMIC_OPS(or) ATOMIC_OPS(xor) +#define arch_atomic_fetch_and arch_atomic_fetch_and +#define arch_atomic_fetch_or arch_atomic_fetch_or +#define arch_atomic_fetch_xor arch_atomic_fetch_xor + +#define arch_atomic64_fetch_and arch_atomic64_fetch_and +#define arch_atomic64_fetch_or arch_atomic64_fetch_or +#define arch_atomic64_fetch_xor arch_atomic64_fetch_xor + #undef ATOMIC_OPS #undef ATOMIC_FETCH_OP #undef ATOMIC_OP_RETURN