Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp16267534rwd; Mon, 26 Jun 2023 07:52:58 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ7QoBfXKlW424QK7LAwSr8n0eH7jgG/+zfM9ucSFM0RMfpPoC34ppGquIwYQSglHpN7YhFG X-Received: by 2002:a17:902:ce8a:b0:1af:b957:718b with SMTP id f10-20020a170902ce8a00b001afb957718bmr6252772plg.39.1687791178171; Mon, 26 Jun 2023 07:52:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1687791178; cv=none; d=google.com; s=arc-20160816; b=hbtXndiajKXA0zkcNL7ereikLghwctEwRWhdgnaCEg8abmTLcVnIQlSYl4fl4eV0sM LZo0HK+e9909fRDbBQ49mzQpC1tNSmdXKcb6CeRiVjcjSyTGmmzQOesz72PrCT/wH/iB bBswAXEf//I6Rc6Sgq87sDPG1wKrXB7SaEOZyAY1V2/NhhKWvmkzHYYLWXZFi6Et/HLF M8163j6k+5wKMin5UMCsdlWVSgBOrTluXoFWx9In/pj5MkiQBH4SBMhxedM2TSN+Hjtx N+BoGoKfCAsgSibXypjlNS17I0IyNdq9znJFZ8qvVO7LOH5dRl0bMFJib6ATkdBfWJGy Uc/Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=APwyby8MHvPbj/+Q6ciqlRQJlAXkF02ht9f+NF2/vFw=; fh=q1TyRXd/fof/fvrVte+wAvuKBr85cFVMQ9E2Fd/PvME=; b=H8DD1+xjFTqiHM8K/Hh5RnNvi8CLmM5JOe7A9VCQYOX/IgKhX+JGnp7O1vwMBQVfzX 6tyLM0YMxLadiRMLMZhvMZTgGHZ3kiPZMsvd/AMSpIzMBDgB36qKxrOSzFZ17Wzq+H4N MbSxhUzro8hXecD+jGlyDDetS1kEb8pBa1nDGubSGqgh7eLC/zHVhJJtQDOiRJ7GM45i MvC0pI/Uurmma8FuXSQY/iQRnZ306yYTs+a+iFA9ACJIOATGsAN/hwgIjLJzuC1n7/EM nV0zCVfQmuDgFOHBkYM2IsACKwUyhmoFrgVZK0l0P9KIc5PcV4fhOMKKLzv9CZ9jawR9 ZMAg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@rivosinc-com.20221208.gappssmtp.com header.s=20221208 header.b=Ir2iuPX8; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e5-20020a170902f10500b001ae4e665c60si4720378plb.156.2023.06.26.07.52.45; Mon, 26 Jun 2023 07:52:58 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@rivosinc-com.20221208.gappssmtp.com header.s=20221208 header.b=Ir2iuPX8; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229853AbjFZOhi (ORCPT + 99 others); Mon, 26 Jun 2023 10:37:38 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49990 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229767AbjFZOhd (ORCPT ); Mon, 26 Jun 2023 10:37:33 -0400 Received: from mail-wm1-x330.google.com (mail-wm1-x330.google.com [IPv6:2a00:1450:4864:20::330]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D3C4819F for ; Mon, 26 Jun 2023 07:37:31 -0700 (PDT) Received: by mail-wm1-x330.google.com with SMTP id 5b1f17b1804b1-3fb4146e8fcso2510675e9.0 for ; Mon, 26 Jun 2023 07:37:31 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=rivosinc-com.20221208.gappssmtp.com; s=20221208; t=1687790250; x=1690382250; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=APwyby8MHvPbj/+Q6ciqlRQJlAXkF02ht9f+NF2/vFw=; b=Ir2iuPX8hmCzw5Dr2c2Ieq3P+FbgV42idzrp6d6izkqVncdI9GZE5wXWXzvzGXYvck ZTWJD8SmXM9WqXzzJHcEQuKKotDzx9jIW5kJTmrjbF76sxe7mkKRWbcrYe+rcw2v8pR7 JPmXrlhXYqC/zT3Gti1lvi5JLGIy8P9y5xdn9MhdHpLFkSP6EQm8zuJ06o7bO7RtfeVK y2s8CwW0yJd8zPojSP9pIrShpXmiIEqHVnWKAD3VtXTGknvWD8XK4kAhykK+cCZbQdXD 4iy1Z0raLGnKyg3KFiDmVNx5SfjyRvfh+Lqm1Zb8rm9SgDcfCDEff/Etw5Q1Rj3724Dc bl+g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1687790250; x=1690382250; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=APwyby8MHvPbj/+Q6ciqlRQJlAXkF02ht9f+NF2/vFw=; b=XOiika8zWpLt0SrUyX9xLS/YNy3gzFQg9kWcCuPQ1/kg++tqRO7uX7UAWjyv7W4/w8 vjNP73Kt9LbG7z49AAjVx8ZI0KEn2vlIRVxeZnYk5Snjh1uYd5e/Zg1l0TiGt8jgvkon xLdI3+MFUqFyTNebGdlC1LIiwMQLWS5x5JkJioJBgVLOHwuYKrOPluPZ2cv6sMkNJ85R 590WPHj+ZlijedOrycZBQ2UkcxoXab5LP3ft/xv/KF9Kr6sPERsH5EyPVDXWC2tXvVCr mJzkhJg8hr5MCmGD/tVND3NFAsXMAanydSWeA0PJQJEhdZQeV5R5p/2NFDj9QTxAAjIf SRxQ== X-Gm-Message-State: AC+VfDyqf2TBRCLqSej70gJyCFZrZGoB684bZtxcEgorgm/+yd4BWwiD k9bwnl3TEcB0nwr96LuMpMOvpA== X-Received: by 2002:a05:600c:4e92:b0:3fa:7515:902e with SMTP id f18-20020a05600c4e9200b003fa7515902emr11783937wmq.16.1687790250097; Mon, 26 Jun 2023 07:37:30 -0700 (PDT) Received: from localhost.localdomain (amontpellier-656-1-456-62.w92-145.abo.wanadoo.fr. [92.145.124.62]) by smtp.gmail.com with ESMTPSA id a25-20020a5d4579000000b003048477729asm7566182wrc.81.2023.06.26.07.37.29 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 26 Jun 2023 07:37:29 -0700 (PDT) From: Alexandre Ghiti To: Jonathan Corbet , Paul Walmsley , Palmer Dabbelt , Albert Ou , =?UTF-8?q?Bj=C3=B6rn=20T=C3=B6pel?= , Andrew Jones , Conor Dooley , Sunil V L , Song Shuai , linux-doc@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org Cc: Alexandre Ghiti , Palmer Dabbelt , Atish Patra Subject: [PATCH v4 2/3] Documentation: riscv: Add early boot document Date: Mon, 26 Jun 2023 16:36:25 +0200 Message-Id: <20230626143626.106584-2-alexghiti@rivosinc.com> X-Mailer: git-send-email 2.39.2 In-Reply-To: <20230626143626.106584-1-alexghiti@rivosinc.com> References: <20230626143626.106584-1-alexghiti@rivosinc.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This document describes the constraints and requirements of the early boot process in a RISC-V kernel. Signed-off-by: Alexandre Ghiti Reviewed-by: Björn Töpel Reviewed-by: Conor Dooley Reviewed-by: Sunil V L Reviewed-by: Andrew Jones Reviewed-by: Palmer Dabbelt Reviewed-by: Atish Patra Reviewed-by: Song Shuai Acked-by: Palmer Dabbelt --- Documentation/riscv/boot-image-header.rst | 3 - Documentation/riscv/boot.rst | 169 ++++++++++++++++++++++ Documentation/riscv/index.rst | 1 + 3 files changed, 170 insertions(+), 3 deletions(-) create mode 100644 Documentation/riscv/boot.rst diff --git a/Documentation/riscv/boot-image-header.rst b/Documentation/riscv/boot-image-header.rst index d7752533865f..a4a45310c4c4 100644 --- a/Documentation/riscv/boot-image-header.rst +++ b/Documentation/riscv/boot-image-header.rst @@ -7,9 +7,6 @@ Boot image header in RISC-V Linux This document only describes the boot image header details for RISC-V Linux. -TODO: - Write a complete booting guide. - The following 64-byte header is present in decompressed Linux kernel image:: u32 code0; /* Executable code */ diff --git a/Documentation/riscv/boot.rst b/Documentation/riscv/boot.rst new file mode 100644 index 000000000000..f890ac442c91 --- /dev/null +++ b/Documentation/riscv/boot.rst @@ -0,0 +1,169 @@ +.. SPDX-License-Identifier: GPL-2.0 + +=============================================== +RISC-V Kernel Boot Requirements and Constraints +=============================================== + +:Author: Alexandre Ghiti +:Date: 23 May 2023 + +This document describes what the RISC-V kernel expects from bootloaders and +firmware, but also the constraints that any developer must have in mind when +touching the early boot process. For the purposes of this document, the +``early boot process`` refers to any code that runs before the final virtual +mapping is set up. + +Pre-kernel Requirements and Constraints +======================================= + +The RISC-V kernel expects the following of bootloaders and platform firmware: + +Register state +-------------- + +The RISC-V kernel expects: + + * ``$a0`` to contain the hartid of the current core. + * ``$a1`` to contain the address of the devicetree in memory. + +CSR state +--------- + +The RISC-V kernel expects: + + * ``$satp = 0``: the MMU, if present, must be disabled. + +Reserved memory for resident firmware +------------------------------------- + +The RISC-V kernel must not map any resident memory, or memory protected with +PMPs, in the direct mapping, so the firmware must correctly mark those regions +as per the devicetree specification and/or the UEFI specification. + +Kernel location +--------------- + +The RISC-V kernel expects to be placed at a PMD boundary (2MB aligned for rv64 +and 4MB aligned for rv32). Note that the EFI stub will physically relocate the +kernel if that's not the case. + +Hardware description +-------------------- + +The firmware can pass either a devicetree or ACPI tables to the RISC-V kernel. + +The devicetree is either passed directly to the kernel from the previous stage +using the ``$a1`` register, or when booting with UEFI, it can be passed using the +EFI configuration table. + +The ACPI tables are passed to the kernel using the EFI configuration table. In +this case, a tiny devicetree is still created by the EFI stub. Please refer to +"EFI stub and devicetree" section below for details about this devicetree. + +Kernel entrance +--------------- + +On SMP systems, there are 2 methods to enter the kernel: + +- ``RISCV_BOOT_SPINWAIT``: the firmware releases all harts in the kernel, one hart + wins a lottery and executes the early boot code while the other harts are + parked waiting for the initialization to finish. This method is mostly used to + support older firmwares without SBI HSM extension and M-mode RISC-V kernel. +- ``Ordered booting``: the firmware releases only one hart that will execute the + initialization phase and then will start all other harts using the SBI HSM + extension. The ordered booting method is the preferred booting method for + booting the RISC-V kernel because it can support cpu hotplug and kexec. + +UEFI +---- + +UEFI memory map +~~~~~~~~~~~~~~~ + +When booting with UEFI, the RISC-V kernel will use only the EFI memory map to +populate the system memory. + +The UEFI firmware must parse the subnodes of the ``/reserved-memory`` devicetree +node and abide by the devicetree specification to convert the attributes of +those subnodes (``no-map`` and ``reusable``) into their correct EFI equivalent +(refer to section "3.5.4 /reserved-memory and UEFI" of the devicetree +specification v0.4-rc1). + +RISCV_EFI_BOOT_PROTOCOL +~~~~~~~~~~~~~~~~~~~~~~~ + +When booting with UEFI, the EFI stub requires the boot hartid in order to pass +it to the RISC-V kernel in ``$a1``. The EFI stub retrieves the boot hartid using +one of the following methods: + +- ``RISCV_EFI_BOOT_PROTOCOL`` (**preferred**). +- ``boot-hartid`` devicetree subnode (**deprecated**). + +Any new firmware must implement ``RISCV_EFI_BOOT_PROTOCOL`` as the devicetree +based approach is deprecated now. + +Early Boot Requirements and Constraints +======================================= + +The RISC-V kernel's early boot process operates under the following constraints: + +EFI stub and devicetree +----------------------- + +When booting with UEFI, the devicetree is supplemented (or created) by the EFI +stub with the same parameters as arm64 which are described at the paragraph +"UEFI kernel support on ARM" in Documentation/arm/uefi.rst. + +Virtual mapping installation +---------------------------- + +The installation of the virtual mapping is done in 2 steps in the RISC-V kernel: + +1. ``setup_vm()`` installs a temporary kernel mapping in ``early_pg_dir`` which + allows discovery of the system memory. Only the kernel text/data are mapped + at this point. When establishing this mapping, no allocation can be done + (since the system memory is not known yet), so ``early_pg_dir`` page table is + statically allocated (using only one table for each level). + +2. ``setup_vm_final()`` creates the final kernel mapping in ``swapper_pg_dir`` + and takes advantage of the discovered system memory to create the linear + mapping. When establishing this mapping, the kernel can allocate memory but + cannot access it directly (since the direct mapping is not present yet), so + it uses temporary mappings in the fixmap region to be able to access the + newly allocated page table levels. + +For ``virt_to_phys()`` and ``phys_to_virt()`` to be able to correctly convert +direct mapping addresses to physical addresses, they need to know the start of +the DRAM. This happens after step 1, right before step 2 installs the direct +mapping (see ``setup_bootmem()`` function in arch/riscv/mm/init.c). Any usage of +those macros before the final virtual mapping is installed must be carefully +examined. + +Devicetree mapping via fixmap +----------------------------- + +As the ``reserved_mem`` array is initialized with virtual addresses established +by ``setup_vm()``, and used with the mapping established by +``setup_vm_final()``, the RISC-V kernel uses the fixmap region to map the +devicetree. This ensures that the devicetree remains accessible by both virtual +mappings. + +Pre-MMU execution +----------------- + +A few pieces of code need to run before even the first virtual mapping is +established. These are the installation of the first virtual mapping itself, +patching of early alternatives and the early parsing of the kernel command line. +That code must be very carefully compiled as: + +- ``-fno-pie``: This is needed for relocatable kernels which use ``-fPIE``, + since otherwise, any access to a global symbol would go through the GOT which + is only relocated virtually. +- ``-mcmodel=medany``: Any access to a global symbol must be PC-relative to + avoid any relocations to happen before the MMU is setup. +- *all* instrumentation must also be disabled (that includes KASAN, ftrace and + others). + +As using a symbol from a different compilation unit requires this unit to be +compiled with those flags, we advise, as much as possible, not to use external +symbols. diff --git a/Documentation/riscv/index.rst b/Documentation/riscv/index.rst index 175a91db0200..1f66062def6d 100644 --- a/Documentation/riscv/index.rst +++ b/Documentation/riscv/index.rst @@ -5,6 +5,7 @@ RISC-V architecture .. toctree:: :maxdepth: 1 + boot boot-image-header vm-layout hwprobe -- 2.39.2