Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp26178199rwd; Mon, 3 Jul 2023 06:29:34 -0700 (PDT) X-Google-Smtp-Source: APBJJlEAtmufYMahiQeC2+Tb344VdwhF46fAfpwRyWVv0HNr7gAwGZ9DKvDj1SC1yuaxNnH1p9Ex X-Received: by 2002:a17:902:f68c:b0:1b7:eebc:884 with SMTP id l12-20020a170902f68c00b001b7eebc0884mr9936406plg.64.1688390974478; Mon, 03 Jul 2023 06:29:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1688390974; cv=none; d=google.com; s=arc-20160816; b=vl3BnZZgkckfwIhqvtWwOJsYaHHV1MIhhDoD2KTIFKA115oQ4G2maIQFI3bhyeSPBe MViM40Yaci8bMsHZYm33kqupWAjPAYIaMNkiBjexDkiWMekqak0JvD6JBfoQKEy+DQXP F1bxHAf94htWODLtyaNoXxGUHOj5alK/GkMax/aWe+X+j4FJ1WDe7YoAEcWi9kvepB3v DQhD4hk6T3lC2wI61A/DtvkKX1ph799Z0tvZ4H3lU+JsexjGIkKusL0GViVgtAeQcj8X x6L7P6urbugrX9dpfKsw9uq6PkLMTJwgjjAnrc88CEcLHJdImjeFEu4wjbDrGOiudS4p cE+g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ZCeWMY4/agdKjOcZQsz9uVIpEMibHxn6xO98sYlIUOg=; fh=hmFTrdz0WFr12osTIIcQLHDbvk92COvsNanUuMWqfoU=; b=wx9NVAJHawKj1YpsLPu988RyAFeDGmxQDt4Kio12al+BudniU9IB46zKyMUpAjc1wG 0X71cwbDxltqW7qJ/pS7gVIsaQu7H/mm4tCwfc6E4j2Zoe8ggX+UuhWOYzNTSuLf/8VT nqWWXKz3YpRi5xnrDKlrTGAP548dEK6ik+ghB1c4ONnPgCvAkv0SSM9FYAmNHalDueDE k72cySFe/5w13PSrC8wuWqjbUpNwCNUGP6eU1zQbwbzq4s2Bd1xPpdJ7u7ib0FuI+jno MH5XJd1tvN0xeoJh6OBsTaoXNFXj1YgjEZ+2FCm899tis7XwMP/iR+e+H1WH3cTOSXlR Pw/w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@rivosinc-com.20221208.gappssmtp.com header.s=20221208 header.b=Tznjz1yQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id n17-20020a170902e55100b001b872e20c5esi7449337plf.423.2023.07.03.06.29.19; Mon, 03 Jul 2023 06:29:34 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@rivosinc-com.20221208.gappssmtp.com header.s=20221208 header.b=Tznjz1yQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230070AbjGCMv7 (ORCPT + 99 others); Mon, 3 Jul 2023 08:51:59 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58770 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229436AbjGCMv6 (ORCPT ); Mon, 3 Jul 2023 08:51:58 -0400 Received: from mail-wr1-x436.google.com (mail-wr1-x436.google.com [IPv6:2a00:1450:4864:20::436]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id CEDDCB3 for ; Mon, 3 Jul 2023 05:51:56 -0700 (PDT) Received: by mail-wr1-x436.google.com with SMTP id ffacd0b85a97d-313e09a5b19so3681548f8f.0 for ; Mon, 03 Jul 2023 05:51:56 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=rivosinc-com.20221208.gappssmtp.com; s=20221208; t=1688388715; x=1690980715; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=ZCeWMY4/agdKjOcZQsz9uVIpEMibHxn6xO98sYlIUOg=; b=Tznjz1yQSiexpcUQrGx/dfamAweEDsi+ZhChFoC+CScdfP4dQkjMEt5yYAcSCnjTj5 prbJxeDQoLA9Vps91R8TcYta5h9vcxsZqKQJGQOS4Ad0Ln+5xvt+hccO0IKxm50qu0dp 057O0xpyWz0St5XPT3Bpfvck/cw4/QeN1u6efsal6J1JxgZcLzuZWpEXUMQTbcCOV2wP FjNwU7DVfJOEWAUDwx9fSjN8ypCLBSoYAah6iDhbfXR36fI6L/dCEm4gh9i3dMkmE7J+ 0EBDiDTYGHaVsztDfRyiRaXieRo1fJVxfF7Y2Wp1mTT3PlSLTnVxBLL9El3PqMV4w3ij 0I9Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1688388715; x=1690980715; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=ZCeWMY4/agdKjOcZQsz9uVIpEMibHxn6xO98sYlIUOg=; b=lcnafLJ8J0QYu1zwKY1BwAIFFWQMr5wMA2R1RlaeYDs9ydoyKKWjqRvFTKqyDGMDrd y8DEQsk5Eb+cpDxrxEtwehJh8vvQPkE3xQ2ymP9tz9VVc2Wpt28L2HCvNM3AVHsLtCxg GQjLFGHBd+F4wzV4jvHZCnhxhijkvY0OlM9bOUvOrtRyQtRQPLvfWsY9XSKrbK2tuNXy sT6sbJdXWI4qsXgmYO8/vrKqzoQXpAF5l0AlUHkDn6noJuNEXctQgvJOMg+1QNqiIhe4 xAfDhXWR7c7SEw9g+vVMqgU3I2C/vXMJbz9h9eeloicVC5MXpijS/iw8geXJu/XNw3mr 2Hjw== X-Gm-Message-State: AC+VfDxcydLQGT4VCjMI0oVxtuUwwCyixRFdsohRN4gp8+T4cS/iD1oi cLe4mGEl/4T6KwRpxNHkY4OZiQ== X-Received: by 2002:a5d:4586:0:b0:314:3f1:cebf with SMTP id p6-20020a5d4586000000b0031403f1cebfmr14543697wrq.28.1688388715260; Mon, 03 Jul 2023 05:51:55 -0700 (PDT) Received: from alex-rivos.home (amontpellier-656-1-456-62.w92-145.abo.wanadoo.fr. [92.145.124.62]) by smtp.gmail.com with ESMTPSA id w10-20020adfcd0a000000b003141f96ed36sm9280510wrm.0.2023.07.03.05.51.54 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 03 Jul 2023 05:51:54 -0700 (PDT) From: Alexandre Ghiti To: Jonathan Corbet , Peter Zijlstra , Ingo Molnar , Arnaldo Carvalho de Melo , Mark Rutland , Alexander Shishkin , Jiri Olsa , Namhyung Kim , Ian Rogers , Paul Walmsley , Palmer Dabbelt , Albert Ou , Atish Patra , Anup Patel , Will Deacon , Rob Herring , Andrew Jones , linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-perf-users@vger.kernel.org, linux-riscv@lists.infradead.org, linux-arm-kernel@lists.infradead.org Cc: Alexandre Ghiti Subject: [PATCH v4 05/10] riscv: Prepare for user-space perf event mmap support Date: Mon, 3 Jul 2023 14:46:42 +0200 Message-Id: <20230703124647.215952-6-alexghiti@rivosinc.com> X-Mailer: git-send-email 2.39.2 In-Reply-To: <20230703124647.215952-1-alexghiti@rivosinc.com> References: <20230703124647.215952-1-alexghiti@rivosinc.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Provide all the necessary bits in the generic riscv pmu driver to be able to mmap perf events in userspace: the heavy lifting lies in the driver backend, namely the legacy and sbi implementations. Note that arch_perf_update_userpage is almost a copy of arm64 code. Signed-off-by: Alexandre Ghiti Reviewed-by: Andrew Jones --- drivers/perf/riscv_pmu.c | 105 +++++++++++++++++++++++++++++++++ include/linux/perf/riscv_pmu.h | 4 ++ 2 files changed, 109 insertions(+) diff --git a/drivers/perf/riscv_pmu.c b/drivers/perf/riscv_pmu.c index ebca5eab9c9b..432ad2e80ce3 100644 --- a/drivers/perf/riscv_pmu.c +++ b/drivers/perf/riscv_pmu.c @@ -14,9 +14,73 @@ #include #include #include +#include #include +static bool riscv_perf_user_access(struct perf_event *event) +{ + return ((event->attr.type == PERF_TYPE_HARDWARE) || + (event->attr.type == PERF_TYPE_HW_CACHE) || + (event->attr.type == PERF_TYPE_RAW)) && + !!(event->hw.flags & PERF_EVENT_FLAG_USER_READ_CNT); +} + +void arch_perf_update_userpage(struct perf_event *event, + struct perf_event_mmap_page *userpg, u64 now) +{ + struct clock_read_data *rd; + unsigned int seq; + u64 ns; + + userpg->cap_user_time = 0; + userpg->cap_user_time_zero = 0; + userpg->cap_user_time_short = 0; + userpg->cap_user_rdpmc = riscv_perf_user_access(event); + + userpg->pmc_width = 64; + + do { + rd = sched_clock_read_begin(&seq); + + userpg->time_mult = rd->mult; + userpg->time_shift = rd->shift; + userpg->time_zero = rd->epoch_ns; + userpg->time_cycles = rd->epoch_cyc; + userpg->time_mask = rd->sched_clock_mask; + + /* + * Subtract the cycle base, such that software that + * doesn't know about cap_user_time_short still 'works' + * assuming no wraps. + */ + ns = mul_u64_u32_shr(rd->epoch_cyc, rd->mult, rd->shift); + userpg->time_zero -= ns; + + } while (sched_clock_read_retry(seq)); + + userpg->time_offset = userpg->time_zero - now; + + /* + * time_shift is not expected to be greater than 31 due to + * the original published conversion algorithm shifting a + * 32-bit value (now specifies a 64-bit value) - refer + * perf_event_mmap_page documentation in perf_event.h. + */ + if (userpg->time_shift == 32) { + userpg->time_shift = 31; + userpg->time_mult >>= 1; + } + + /* + * Internal timekeeping for enabled/running/stopped times + * is always computed with the sched_clock. + */ + userpg->cap_user_time = 1; + userpg->cap_user_time_zero = 1; + userpg->cap_user_time_short = 1; +} + static unsigned long csr_read_num(int csr_num) { #define switchcase_csr_read(__csr_num, __val) {\ @@ -171,6 +235,8 @@ int riscv_pmu_event_set_period(struct perf_event *event) local64_set(&hwc->prev_count, (u64)-left); + perf_event_update_userpage(event); + return overflow; } @@ -267,6 +333,9 @@ static int riscv_pmu_event_init(struct perf_event *event) hwc->idx = -1; hwc->event_base = mapped_event; + if (rvpmu->event_init) + rvpmu->event_init(event); + if (!is_sampling_event(event)) { /* * For non-sampling runs, limit the sample_period to half @@ -283,6 +352,39 @@ static int riscv_pmu_event_init(struct perf_event *event) return 0; } +static int riscv_pmu_event_idx(struct perf_event *event) +{ + struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu); + + if (!(event->hw.flags & PERF_EVENT_FLAG_USER_READ_CNT)) + return 0; + + if (rvpmu->csr_index) + return rvpmu->csr_index(event) + 1; + + return 0; +} + +static void riscv_pmu_event_mapped(struct perf_event *event, struct mm_struct *mm) +{ + struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu); + + if (rvpmu->event_mapped) { + rvpmu->event_mapped(event, mm); + perf_event_update_userpage(event); + } +} + +static void riscv_pmu_event_unmapped(struct perf_event *event, struct mm_struct *mm) +{ + struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu); + + if (rvpmu->event_unmapped) { + rvpmu->event_unmapped(event, mm); + perf_event_update_userpage(event); + } +} + struct riscv_pmu *riscv_pmu_alloc(void) { struct riscv_pmu *pmu; @@ -307,6 +409,9 @@ struct riscv_pmu *riscv_pmu_alloc(void) } pmu->pmu = (struct pmu) { .event_init = riscv_pmu_event_init, + .event_mapped = riscv_pmu_event_mapped, + .event_unmapped = riscv_pmu_event_unmapped, + .event_idx = riscv_pmu_event_idx, .add = riscv_pmu_add, .del = riscv_pmu_del, .start = riscv_pmu_start, diff --git a/include/linux/perf/riscv_pmu.h b/include/linux/perf/riscv_pmu.h index 5deeea0be7cb..43282e22ebe1 100644 --- a/include/linux/perf/riscv_pmu.h +++ b/include/linux/perf/riscv_pmu.h @@ -55,6 +55,10 @@ struct riscv_pmu { void (*ctr_start)(struct perf_event *event, u64 init_val); void (*ctr_stop)(struct perf_event *event, unsigned long flag); int (*event_map)(struct perf_event *event, u64 *config); + void (*event_init)(struct perf_event *event); + void (*event_mapped)(struct perf_event *event, struct mm_struct *mm); + void (*event_unmapped)(struct perf_event *event, struct mm_struct *mm); + uint8_t (*csr_index)(struct perf_event *event); struct cpu_hw_events __percpu *hw_events; struct hlist_node node; -- 2.39.2