Received: by 2002:a05:6358:3188:b0:123:57c1:9b43 with SMTP id q8csp31667322rwd; Fri, 7 Jul 2023 02:42:06 -0700 (PDT) X-Google-Smtp-Source: APBJJlHFcxOhPPA9fFDHkuLneG3fLW24R3GU/waLCk+VF3oxcsPIYzVxXZErC2PqMiaEB1ns8V50 X-Received: by 2002:a05:6870:1cc:b0:1a0:85d3:3d70 with SMTP id n12-20020a05687001cc00b001a085d33d70mr5043249oad.28.1688722925787; Fri, 07 Jul 2023 02:42:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1688722925; cv=none; d=google.com; s=arc-20160816; b=CN/xs2HylgF6vt5nRqF/l+Jp4Qw7RRA6v7LkFXtkv7+N0+XHDUX0M28cNFv5pmi03j qQMOoOyX7HbmgBwsTGU98davlnewIEEYiu8aKf0yOrYz7JBK8EmKLJ7KI+3CR1BPkB0T S8Jwq8nv8Co0SzTqGv8XrleX1z0ygHFwtXkb8wHgQv0ENYDFxKNkcm1pGKH8jGIVlNal 7t3li9omoy51zEqDOZcfMxBphQHH5zDbjWPKtxA3PHGfkbj7mfgvdJHG3b0tk/2QVyAq HZYXDXKOUHpE7hNqpRifoRgn1q2WGHXhVehXgMBF8o/SMoj58YpzKrwHCVNSnoRy3j6n lPKw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from:cc :references:to:subject:user-agent:mime-version:date:message-id; bh=nCdmP//clMCSNz/ILibdQWlIxi/u/AOPlTUCe1Ebamw=; fh=S/+dQdjELoQEdOUumyBHcAfcQftVcMbxz5/TqeK1EGs=; b=FCH9KIAd/ipSNKpc3Jc2P2TEEtyT0x96BMtQm+61UpLzQQYS+Ek8IOuZdv28YKwiYG V52sST/yMUpxKvGNDnEYWWuUR/FewTyKjMqVcfjG2cuwFUR1A+uHwGyoZ24OEAqB/LFy EBwoQNLpkRvWftMxiHlLYESpZeDJuR0Ck0iD0bUldoefKp/meTVarWbGeknp80GMYDrR QjpYEueTLeJiHkCkItQ6/+Ggh5NYMS5O7UPK90gjqAQzi4R7Zudpu9cYGo2JJvdGg8zb KpZMVXS9fo1LfvQpGU1xMhVdCXbyo/yJAeFHZW4GJFE/ey4RMFh5KVRJnOuniAbLekHh 3vMg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=hisilicon.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id bu11-20020a17090aee4b00b0025c287f697asi1688555pjb.35.2023.07.07.02.41.53; Fri, 07 Jul 2023 02:42:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=hisilicon.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232602AbjGGJH4 (ORCPT + 99 others); Fri, 7 Jul 2023 05:07:56 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:44320 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231954AbjGGJHz (ORCPT ); Fri, 7 Jul 2023 05:07:55 -0400 Received: from szxga03-in.huawei.com (szxga03-in.huawei.com [45.249.212.189]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 092471FF0 for ; Fri, 7 Jul 2023 02:07:52 -0700 (PDT) Received: from dggpemm500003.china.huawei.com (unknown [172.30.72.54]) by szxga03-in.huawei.com (SkyGuard) with ESMTP id 4Qy6tm0vHHzPk1K; Fri, 7 Jul 2023 17:05:36 +0800 (CST) Received: from [10.67.145.254] (10.67.145.254) by dggpemm500003.china.huawei.com (7.185.36.56) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.27; Fri, 7 Jul 2023 17:07:50 +0800 Message-ID: <4e62022e-aa57-d1a5-6f01-89a36a682e00@hisilicon.com> Date: Fri, 7 Jul 2023 17:07:50 +0800 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:102.0) Gecko/20100101 Thunderbird/102.0.2 Subject: Re: [PATCH v3] irqchip: gic-v3: Extend collection table To: References: <1687341691-894-1-git-send-email-wangwudi@hisilicon.com> CC: "liaochang (A)" , wangwudi , Thomas Gleixner , Marc Zyngier From: wangwudi In-Reply-To: Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: 8bit X-Originating-IP: [10.67.145.254] X-ClientProxiedBy: dggems704-chm.china.huawei.com (10.3.19.181) To dggpemm500003.china.huawei.com (7.185.36.56) X-CFilter-Loop: Reflected X-Spam-Status: No, score=-4.3 required=5.0 tests=BAYES_00,NICE_REPLY_A, RCVD_IN_DNSWL_MED,SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Marc, A gentle ping. Thanks, Wudi 在 2023/7/7 17:04, wangwudi 写道: > > > -----邮件原件----- > 发件人: wangwudi > 发送时间: 2023年6月21日 18:02 > 收件人: linux-kernel@vger.kernel.org > 抄送: liaochang (A) ; wangwudi ; Thomas Gleixner ; Marc Zyngier > 主题: [PATCH v3] irqchip: gic-v3: Extend collection table > > Only single level table is supported to the collection table, and only one page is allocated. > > Extend collection table to support more CPUs: > 1. Recalculate the page number of collection table based on the number of CPUs. > 2. Add 2 level tables to collection table when HCC field is zero. > 3. Add GITS_TYPER_CIDBITS macros. > > It is noticed in an internal simulation research: > - the page_size of collection table is 4 KB > - the entry_size of collection table is 16 Byte > - with 512 CPUs > > And I don't find a have a GIC500 platform to test this path. > > Cc: Thomas Gleixner > Cc: Marc Zyngier > Signed-off-by: wangwudi > --- > > ChangeLog: > v1-->v2: > 1. Support 2 level table. > 2. Rewrite the commit log. > v2-->v3 > 1. Fixed the error when HCC is field is not zero. > 2. Modifiy the commit log. > > drivers/irqchip/irq-gic-v3-its.c | 67 +++++++++++++++++++++++++++++++------- > include/linux/irqchip/arm-gic-v3.h | 3 ++ > 2 files changed, 58 insertions(+), 12 deletions(-) > > diff --git a/drivers/irqchip/irq-gic-v3-its.c b/drivers/irqchip/irq-gic-v3-its.c > index 0ec2b1e1df75..c37e010fd50c 100644 > --- a/drivers/irqchip/irq-gic-v3-its.c > +++ b/drivers/irqchip/irq-gic-v3-its.c > @@ -126,6 +126,7 @@ struct its_node { > #define is_v4(its) (!!((its)->typer & GITS_TYPER_VLPIS)) > #define is_v4_1(its) (!!((its)->typer & GITS_TYPER_VMAPP)) > #define device_ids(its) (FIELD_GET(GITS_TYPER_DEVBITS, (its)->typer) + 1) > +#define collection_ids(its) (FIELD_GET(GITS_TYPER_CIDBITS, (its)->typer) + 1) > > #define ITS_ITT_ALIGN SZ_256 > > @@ -2626,6 +2627,10 @@ static int its_alloc_tables(struct its_node *its) > indirect = its_parse_indirect_baser(its, baser, &order, > ITS_MAX_VPEID_BITS); > break; > + case GITS_BASER_TYPE_COLLECTION: > + indirect = its_parse_indirect_baser(its, baser, &order, > + order_base_2(num_possible_cpus())); > + break; > } > > err = its_setup_baser(its, baser, cache, shr, order, indirect); @@ -3230,18 +3235,6 @@ static void its_cpu_init_collection(struct its_node *its) > its_send_invall(its, &its->collections[cpu]); } > > -static void its_cpu_init_collections(void) -{ > - struct its_node *its; > - > - raw_spin_lock(&its_lock); > - > - list_for_each_entry(its, &its_nodes, entry) > - its_cpu_init_collection(its); > - > - raw_spin_unlock(&its_lock); > -} > - > static struct its_device *its_find_device(struct its_node *its, u32 dev_id) { > struct its_device *its_dev = NULL, *tmp; @@ -3316,6 +3309,56 @@ static bool its_alloc_table_entry(struct its_node *its, > return true; > } > > +static bool its_alloc_collection_table(struct its_node *its, struct > +its_baser *baser) { > + int cpu = smp_processor_id(); > + int cpu_ids = 16; > + > + if (its->typer & GITS_TYPER_CIL) > + cpu_ids = collection_ids(its); > + > + if (!(ilog2(cpu) < cpu_ids)) { > + pr_warn("ITS: CPU%d out of Collection ID range for %dbits", cpu, cpu_ids); > + return false; > + } > + > + if (!its_alloc_table_entry(its, baser, cpu)) { > + pr_warn("ITS: CPU%d failed to allocate collection l2 table", cpu); > + return false; > + } > + > + return true; > +} > + > +static bool its_cpu_init_collections(void) { > + struct its_node *its; > + struct its_baser *baser; > + void __iomem *base; > + > + raw_spin_lock(&its_lock); > + > + list_for_each_entry(its, &its_nodes, entry) { > + base = its->base; > + if (!GITS_TYPER_HCC(gic_read_typer(base + GITS_TYPER))) { > + baser = its_get_baser(its, GITS_BASER_TYPE_COLLECTION); > + if (!baser) { > + raw_spin_unlock(&its_lock); > + return false; > + } > + > + if (!its_alloc_collection_table(its, baser)) { > + raw_spin_unlock(&its_lock); > + return false; > + } > + } > + > + its_cpu_init_collection(its); > + } > + raw_spin_unlock(&its_lock); > + return true; > +} > + > static bool its_alloc_device_table(struct its_node *its, u32 dev_id) { > struct its_baser *baser; > diff --git a/include/linux/irqchip/arm-gic-v3.h b/include/linux/irqchip/arm-gic-v3.h > index 728691365464..35e83da8961f 100644 > --- a/include/linux/irqchip/arm-gic-v3.h > +++ b/include/linux/irqchip/arm-gic-v3.h > @@ -400,6 +400,9 @@ > #define GITS_TYPER_PTA (1UL << 19) > #define GITS_TYPER_HCC_SHIFT 24 > #define GITS_TYPER_HCC(r) (((r) >> GITS_TYPER_HCC_SHIFT) & 0xff) > +#define GITS_TYPER_CIDBITS_SHIFT 32 > +#define GITS_TYPER_CIDBITS GENMASK_ULL(35, 32) > +#define GITS_TYPER_CIL (1ULL << 36) > #define GITS_TYPER_VMOVP (1ULL << 37) > #define GITS_TYPER_VMAPP (1ULL << 40) > #define GITS_TYPER_SVPET GENMASK_ULL(42, 41) > -- > 2.7.4 >