Received: by 2002:a05:6358:7058:b0:131:369:b2a3 with SMTP id 24csp2207947rwp; Fri, 14 Jul 2023 02:31:44 -0700 (PDT) X-Google-Smtp-Source: APBJJlE2+9S+qb8nmIZ5o+FXO68GDeZV9iPOvQ2We+ClvF/oDNBSejIqOM1kJjE9Nj1eVU9xtLRR X-Received: by 2002:a05:6402:50ca:b0:51e:5bb5:8b22 with SMTP id h10-20020a05640250ca00b0051e5bb58b22mr2896730edb.0.1689327104010; Fri, 14 Jul 2023 02:31:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1689327103; cv=none; d=google.com; s=arc-20160816; b=IDluvYkH8WLgJ08Pla998T700oJPC/18zwejQt2+rczTiqIuUi4+inV6qU8Fvc0tf2 i/FB3P85lyN5Uetlirc2AwWeTqTZcjxzc23+P2YjpcO+kGErHITx+RNnpEwAvzdqjW9e P0oQWeMAIJi0O3ucSX0qK4Fc3ONCF2qL9dB1O1Ajf5n9cp/MNfxJUxt68V8CjlNN/Lto aUrrtnM0ly6D8ly2d3RqL2IDFcT24GSJYpzkwDzPZDkjTbciYaCPTxfaD2kPok6J94O+ /PmEnisxr5cPHFRpQ9w22/Xmm7FoJhQU42FHCxLs0jQsyk+i/es1+zhCY8OX8pcZT3Oo 0jCw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :content-language:references:cc:to:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=z6PvR0BmPCX2F7Z/dAooVkslxoa6D12tqjDYCACtz70=; fh=SNAMnhOrFpbnx1YKV2I/l1U0j9YlOsIwYgMGOSR8hiI=; b=e1INxt57ok4G3BePa/6lv2BI7Bs12LptxgZNGtPMknPcbaSPb+LePNIPOvEuVhtEHK PYVvUlcQHDr7eiZyg30HLjz61KqrlJ8jxw+hXiEQU+ks9ljajTBC7SKuLicE7Os27K+2 rBF1lsitSDwCZKsY7XwloXs0t9GSff8i9SYIkazbd83RIg8rbU0HxsyUGciUDFoVlRe3 sWEDth36OgNWAMeoM22Iq6p+Fl9CY6uJv6/cHXVDJIfFYjyKtlv393R3Ja7j6FXicDSZ thL62FhaSPPuRJZ/XzUpxdAplJETh2YjNvCD0JOnijQCTeeqO950imoEaHEt0DPRaeMD wFEg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=IRnpytYs; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=collabora.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id t5-20020a05640203c500b0051e1690103bsi8969096edw.574.2023.07.14.02.31.19; Fri, 14 Jul 2023 02:31:43 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=IRnpytYs; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234882AbjGNJVt (ORCPT + 99 others); Fri, 14 Jul 2023 05:21:49 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49282 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234317AbjGNJVs (ORCPT ); Fri, 14 Jul 2023 05:21:48 -0400 Received: from madras.collabora.co.uk (madras.collabora.co.uk [46.235.227.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0FCD4211C; Fri, 14 Jul 2023 02:21:47 -0700 (PDT) Received: from [192.168.1.100] (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_128_GCM_SHA256 (128/128 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madras.collabora.co.uk (Postfix) with ESMTPSA id 4E7606600357; Fri, 14 Jul 2023 10:21:44 +0100 (BST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1689326505; bh=aQFzKq+ca3eHMYbMfFhasP40m7wIjw2gYDIjXkZhC3k=; h=Date:Subject:To:Cc:References:From:In-Reply-To:From; b=IRnpytYs7MityuQa2jBNUVOSa7U26dQHWq4XXuTfoiphZAAL+SS9DbCRYwhG3ALbn 8hU+02LtxjPHKtoDWKJ7r2pGGZYRyLqadZunMcIx3X7YqjiA3Ki9428ORvkgQlT/Zf J6474xGUuDQ9PmlD+m0VpuU4fbllIEFNMs/p5VS1GyGmq4hXpXggL7dZIx3XE8mQDP CZOmaY1yuSPQY8CInVSBjEEW7T0iI/f2lZS1fcX1MY1ftDHCpHoUXzL1XJpaJSLFfD +uPrTENumZZ2ZiQJnQ1z026pP1H4aXiJkBVTSy+rCjWNtB5g/usENkkvlQNPW8nYak C4FUn2IPogrsA== Message-ID: <0dc87b13-77f7-ff1e-f621-43e692b4b8ff@collabora.com> Date: Fri, 14 Jul 2023 11:21:41 +0200 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.12.0 Subject: Re: [PATCH 2/2] clk: mediatek: mt8195-topckgen: Refactor parents for top_dp/edp muxes To: Alexandre Mergnat , sboyd@kernel.org Cc: mturquette@baylibre.com, matthias.bgg@gmail.com, wenst@chromium.org, msp@baylibre.com, yangyingliang@huawei.com, u.kleine-koenig@pengutronix.de, miles.chen@mediatek.com, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com References: <20230713072138.84117-1-angelogioacchino.delregno@collabora.com> <20230713072138.84117-3-angelogioacchino.delregno@collabora.com> <9a0817c2-4101-5c21-977d-77ac0d83a067@baylibre.com> Content-Language: en-US From: AngeloGioacchino Del Regno In-Reply-To: <9a0817c2-4101-5c21-977d-77ac0d83a067@baylibre.com> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.2 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE, URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Il 13/07/23 15:22, Alexandre Mergnat ha scritto: > > > On 13/07/2023 09:21, AngeloGioacchino Del Regno wrote: >> The top_dp and top_edp muxes can be both parented to either TVDPLL1 >> or TVDPLL2, two identically specced PLLs for the specific purpose of >> giving out pixel clock: this becomes a problem when the MediaTek >> DisplayPort Interface (DPI) driver tries to set the pixel clock rate. >> >> In the usecase of two simultaneous outputs (using two controllers), >> it was seen that one of the displays would sometimes display garbled >> output (if any at all) and this was because: >>   - top_edp was set to TVDPLL1, outputting X GHz >>   - top_dp was set to TVDPLL2, outputting Y GHz >>     - mtk_dpi calls clk_set_rate(top_edp, Z GHz) >>       - top_dp is switched to TVDPLL1 >>       - TVDPLL1 changes its rate, top_edp outputs the wrong rate. >>       - eDP display is garbled >> >> To solve this issue, remove all TVDPLL1 parents from `top_dp` and >> all TVDPLL2 parents from `top_edp`, plus, necessarily switch both >> clocks to use the new MUX_GATE_CLR_SET_UPD_INDEXED() macro to be >> able to use the right bit index for the new parents list. >> >> Signed-off-by: AngeloGioacchino Del Regno >> --- >>   drivers/clk/mediatek/clk-mt8195-topckgen.c | 22 ++++++++++++++-------- >>   1 file changed, 14 insertions(+), 8 deletions(-) >> >> diff --git a/drivers/clk/mediatek/clk-mt8195-topckgen.c >> b/drivers/clk/mediatek/clk-mt8195-topckgen.c >> index 81daa24cadde..abb3721f6e1b 100644 >> --- a/drivers/clk/mediatek/clk-mt8195-topckgen.c >> +++ b/drivers/clk/mediatek/clk-mt8195-topckgen.c >> @@ -417,15 +417,21 @@ static const char * const pwrmcu_parents[] = { >>   static const char * const dp_parents[] = { >>       "clk26m", >> -    "tvdpll1_d2", >>       "tvdpll2_d2", >> -    "tvdpll1_d4", >>       "tvdpll2_d4", >> -    "tvdpll1_d8", >>       "tvdpll2_d8", >> -    "tvdpll1_d16", >>       "tvdpll2_d16" >>   }; >> +static const u8 dp_parents_idx[] = { 0, 2, 4, 6, 8 }; >> + >> +static const char * const edp_parents[] = { >> +    "clk26m", >> +    "tvdpll1_d2", >> +    "tvdpll1_d4", >> +    "tvdpll1_d8", >> +    "tvdpll1_d16" >> +}; >> +static const u8 edp_parents_idx[] = { 0, 1, 3, 5, 7 }; > > AFAII your solution is to force a specific TVDPLLX for each display, and it isn't > dynamic. > > Do you think it's possible to do that using the DTS ? I'm asking because, IMHO, > this kind of setup is more friendly/readable/flexible in the DTS than hardcoded > into the driver. > No, there's no way. In DT you can assign one specific parent to a specific clock, but we need to dynamically switch between the TVDPLL dividers with clk_set_rate() calls. Besides, can you please explain why you're worried about having TVDPLL1 on DP instead of eDP and vice-versa? The two PLLs are powered from the same power domain and are identical in spec, so one or the other doesn't make any difference... you could use TVDPLL2 while TVDPLL1 is OFF and vice-versa too. Cheers, Angelo >>   static const char * const disp_pwm_parents[] = { >>       "clk26m", >> @@ -957,11 +963,11 @@ static const struct mtk_mux top_mtk_muxes[] = { >>       MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_PWRMCU, "top_pwrmcu", >>           pwrmcu_parents, 0x08C, 0x090, 0x094, 16, 3, 23, 0x08, 6, >>           CLK_IS_CRITICAL | CLK_SET_RATE_PARENT), >> -    MUX_GATE_CLR_SET_UPD(CLK_TOP_DP, "top_dp", >> -        dp_parents, 0x08C, 0x090, 0x094, 24, 4, 31, 0x08, 7), >> +    MUX_GATE_CLR_SET_UPD_INDEXED(CLK_TOP_DP, "top_dp", >> +        dp_parents, dp_parents_idx, 0x08C, 0x090, 0x094, 24, 4, 31, 0x08, 7), >>       /* CLK_CFG_10 */ >> -    MUX_GATE_CLR_SET_UPD(CLK_TOP_EDP, "top_edp", >> -        dp_parents, 0x098, 0x09C, 0x0A0, 0, 4, 7, 0x08, 8), >> +    MUX_GATE_CLR_SET_UPD_INDEXED(CLK_TOP_EDP, "top_edp", >> +        edp_parents, edp_parents_idx, 0x098, 0x09C, 0x0A0, 0, 4, 7, 0x08, 8), >>       MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI, "top_dpi", >>           dp_parents, 0x098, 0x09C, 0x0A0, 8, 4, 15, 0x08, 9), >>       MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM0, "top_disp_pwm0", >