Received: by 2002:a05:6358:7058:b0:131:369:b2a3 with SMTP id 24csp8060425rwp; Wed, 19 Jul 2023 04:51:00 -0700 (PDT) X-Google-Smtp-Source: APBJJlFcTQuz8x3/M9WOfnGhrSAuwq8xtgm8d6lYLbOI/ABSkCMvXdneMh4we+EQ18nBPn4HBgql X-Received: by 2002:a17:902:f54e:b0:1b9:c207:1802 with SMTP id h14-20020a170902f54e00b001b9c2071802mr16884914plf.0.1689767459908; Wed, 19 Jul 2023 04:50:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1689767459; cv=none; d=google.com; s=arc-20160816; b=el6e7WKn9ifYOG54J1mIO6ihOKIfLsd6d5PwhaFDqj9AILToDUzEGvs+zAQkCupnd6 wk7XO0VlF9g1pHGUDRAJbLYV/GtCaahNoYMnzgYb0Q1kq1fk/i0XKNPoeFShjgXBuPAq YmSJksxf+lMdlU5u/1UZWjD0bVrodGHwjTvU+d82ANxqdglDTvfo912zR8m/NtVgm1yW Nun3z1EU8iAZ1wQY3ulJnfDcNkMOUZDVBpixAuPPWnzvQeOHbMp/k4R5+TKDc30v7Zpy GMOxdgRM6H7sueRMQ6TVpUg8YWvgXyxa1qCeIOpDgUeoFgsAmfVkJjBBvqCfCAZWkmch 1qGA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ZOjDepVi55uZJQ1rIBBnqb1diEnF/zfemFV4q9wl2F4=; fh=0hxCohNNXexz/wj0Sv3SkyC+sn5dprXOov+HHPlQnCM=; b=NNfb+jy+D4Z4R0OO8ViVv+VJFWKUO8y9embu3lBJ/HtXBpH4SbZ5Mn0Wnl6PEYJ92A l0DDf7GBbcaumX/O+Q5CKDlsF92lYr0+hr8+FkYNR/ZgY491UIdKjbNTvDRoSN4wMoRI 4v5rCtgHVmMVBsjyJrOJGxXTlqi/ARuu+zNodnGGGWBbhx/80ZndBUEgPE4npp8N93+u AFjiTFvHDhMXkBNkNBgfr6qPJDCz8pnznePldPmLwmshtdWWEyRDzfqYf7BB+WDW79k5 yFeCo7lSxTE8KWqttDjJqv991RK92eZvuXpJH1AuYBRP2vrpe8VdFGPzUqwkyxygV5r6 2ieA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=IDEAfA3P; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z14-20020a170902d54e00b001b3d822f131si3489111plf.239.2023.07.19.04.50.48; Wed, 19 Jul 2023 04:50:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=IDEAfA3P; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230220AbjGSLgw (ORCPT + 99 others); Wed, 19 Jul 2023 07:36:52 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53986 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229777AbjGSLgv (ORCPT ); Wed, 19 Jul 2023 07:36:51 -0400 Received: from mail-pf1-x432.google.com (mail-pf1-x432.google.com [IPv6:2607:f8b0:4864:20::432]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0DBD01988 for ; Wed, 19 Jul 2023 04:36:27 -0700 (PDT) Received: by mail-pf1-x432.google.com with SMTP id d2e1a72fcca58-666e5f0d60bso4407260b3a.3 for ; Wed, 19 Jul 2023 04:36:27 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; t=1689766587; x=1690371387; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=ZOjDepVi55uZJQ1rIBBnqb1diEnF/zfemFV4q9wl2F4=; b=IDEAfA3PZhoW1bJnfMR/rBZjMtE56VtkbHEUUCaSJqiPV0r6hs7J2Mgsx9RwXtsAWi j+c+LiU/bhMU0VaMqjiKWQP+lsO+9cIKPEDB0D0h8BdvpAFCJErD2UWRILayiYgeFNKx dhVBkIOqgBct6CxuZ0+D7XPDmscl27/uTQezkiTUiXkW7ZpqMFCqosKpWyBZH9GRVuZr ysT7d7b7cm+Bs/KCHytBZ5K4/ALqAkm941OKAnxu6+6UjdmS0PJRHL9tua/A243JX29H Cqvgg0v8hfpfOMnNjjZ7+po9+g9scs+vyo9ui6viVc70sgbIRSA4dHbB0ngLegs0E2f8 d5Ng== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1689766587; x=1690371387; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=ZOjDepVi55uZJQ1rIBBnqb1diEnF/zfemFV4q9wl2F4=; b=jdyZj24a6L7bV0kQ+1k18oQAGfamF9nF3WqMvLhdCiCsR90lRgZrxxtT5ApR2VYyxD 7vtMh8Nub+0qDpb6RxZxG8xHMN8O4axAcrQeHm8KFbO/ZMeF1x1A0JHtPYGXNhC6oUz9 MHjnj3PvRVym4GSuW9h14uq8qDLiDQt9Aoeu6L6B0IVeMUK33UypeV/RLtSklhHHfXV/ Mbfou51IQ5tZVue9M+GammYWdT4mFGvMITywbwinvthE6FgnRl1x92l+ePReu7MObA7A 0wudjYBuc12qWug4216NgVAU19HAJkBuA15qKMnRhWMIkXbEryV8FMK9lM7rcHqPkKBQ ydIg== X-Gm-Message-State: ABy/qLYWDY2uCru3c+fIhXUVm99aVta9gl9d3aqd2tRI/t8L3utfUWbH FPc7oBJUez24dQqVjDnKHhoU+Q== X-Received: by 2002:a05:6a20:8f28:b0:133:b0d5:b3fc with SMTP id b40-20020a056a208f2800b00133b0d5b3fcmr14516274pzk.7.1689766586523; Wed, 19 Jul 2023 04:36:26 -0700 (PDT) Received: from anup-ubuntu-vm.localdomain ([171.76.86.130]) by smtp.gmail.com with ESMTPSA id j10-20020aa783ca000000b00669c99d05fasm3050408pfn.150.2023.07.19.04.36.20 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 19 Jul 2023 04:36:25 -0700 (PDT) From: Anup Patel To: Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Marc Zyngier , Rob Herring , Krzysztof Kozlowski , Frank Rowand , Conor Dooley Cc: Atish Patra , Andrew Jones , Sunil V L , Saravana Kannan , Anup Patel , linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Anup Patel , Conor Dooley , Krzysztof Kozlowski Subject: [PATCH v6 06/14] dt-bindings: interrupt-controller: Add RISC-V incoming MSI controller Date: Wed, 19 Jul 2023 17:05:34 +0530 Message-Id: <20230719113542.2293295-7-apatel@ventanamicro.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230719113542.2293295-1-apatel@ventanamicro.com> References: <20230719113542.2293295-1-apatel@ventanamicro.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_BLOCKED, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org We add DT bindings document for the RISC-V incoming MSI controller (IMSIC) defined by the RISC-V advanced interrupt architecture (AIA) specification. Signed-off-by: Anup Patel Reviewed-by: Conor Dooley Acked-by: Krzysztof Kozlowski --- .../interrupt-controller/riscv,imsics.yaml | 172 ++++++++++++++++++ 1 file changed, 172 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml diff --git a/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml b/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml new file mode 100644 index 000000000000..84976f17a4a1 --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml @@ -0,0 +1,172 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interrupt-controller/riscv,imsics.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V Incoming MSI Controller (IMSIC) + +maintainers: + - Anup Patel + +description: | + The RISC-V advanced interrupt architecture (AIA) defines a per-CPU incoming + MSI controller (IMSIC) for handling MSIs in a RISC-V platform. The RISC-V + AIA specification can be found at https://github.com/riscv/riscv-aia. + + The IMSIC is a per-CPU (or per-HART) device with separate interrupt file + for each privilege level (machine or supervisor). The configuration of + a IMSIC interrupt file is done using AIA CSRs and it also has a 4KB MMIO + space to receive MSIs from devices. Each IMSIC interrupt file supports a + fixed number of interrupt identities (to distinguish MSIs from devices) + which is same for given privilege level across CPUs (or HARTs). + + The device tree of a RISC-V platform will have one IMSIC device tree node + for each privilege level (machine or supervisor) which collectively describe + IMSIC interrupt files at that privilege level across CPUs (or HARTs). + + The arrangement of IMSIC interrupt files in MMIO space of a RISC-V platform + follows a particular scheme defined by the RISC-V AIA specification. A IMSIC + group is a set of IMSIC interrupt files co-located in MMIO space and we can + have multiple IMSIC groups (i.e. clusters, sockets, chiplets, etc) in a + RISC-V platform. The MSI target address of a IMSIC interrupt file at given + privilege level (machine or supervisor) encodes group index, HART index, + and guest index (shown below). + + XLEN-1 > (HART Index MSB) 12 0 + | | | | + ------------------------------------------------------------- + |xxxxxx|Group Index|xxxxxxxxxxx|HART Index|Guest Index| 0 | + ------------------------------------------------------------- + +allOf: + - $ref: /schemas/interrupt-controller.yaml# + - $ref: /schemas/interrupt-controller/msi-controller.yaml# + +properties: + compatible: + items: + - enum: + - qemu,imsics + - const: riscv,imsics + + reg: + minItems: 1 + maxItems: 16384 + description: + Base address of each IMSIC group. + + interrupt-controller: true + + "#interrupt-cells": + const: 0 + + msi-controller: true + + "#msi-cells": + const: 0 + + interrupts-extended: + minItems: 1 + maxItems: 16384 + description: + This property represents the set of CPUs (or HARTs) for which given + device tree node describes the IMSIC interrupt files. Each node pointed + to should be a riscv,cpu-intc node, which has a CPU node (i.e. RISC-V + HART) as parent. + + riscv,num-ids: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 63 + maximum: 2047 + description: + Number of interrupt identities supported by IMSIC interrupt file. + + riscv,num-guest-ids: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 63 + maximum: 2047 + description: + Number of interrupt identities are supported by IMSIC guest interrupt + file. When not specified it is assumed to be same as specified by the + riscv,num-ids property. + + riscv,guest-index-bits: + minimum: 0 + maximum: 7 + default: 0 + description: + Number of guest index bits in the MSI target address. + + riscv,hart-index-bits: + minimum: 0 + maximum: 15 + description: + Number of HART index bits in the MSI target address. When not + specified it is calculated based on the interrupts-extended property. + + riscv,group-index-bits: + minimum: 0 + maximum: 7 + default: 0 + description: + Number of group index bits in the MSI target address. + + riscv,group-index-shift: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 0 + maximum: 55 + default: 24 + description: + The least significant bit position of the group index bits in the + MSI target address. + +required: + - compatible + - reg + - interrupt-controller + - msi-controller + - "#msi-cells" + - interrupts-extended + - riscv,num-ids + +unevaluatedProperties: false + +examples: + - | + // Example 1 (Machine-level IMSIC files with just one group): + + interrupt-controller@24000000 { + compatible = "qemu,imsics", "riscv,imsics"; + interrupts-extended = <&cpu1_intc 11>, + <&cpu2_intc 11>, + <&cpu3_intc 11>, + <&cpu4_intc 11>; + reg = <0x28000000 0x4000>; + interrupt-controller; + #interrupt-cells = <0>; + msi-controller; + #msi-cells = <0>; + riscv,num-ids = <127>; + }; + + - | + // Example 2 (Supervisor-level IMSIC files with two groups): + + interrupt-controller@28000000 { + compatible = "qemu,imsics", "riscv,imsics"; + interrupts-extended = <&cpu1_intc 9>, + <&cpu2_intc 9>, + <&cpu3_intc 9>, + <&cpu4_intc 9>; + reg = <0x28000000 0x2000>, /* Group0 IMSICs */ + <0x29000000 0x2000>; /* Group1 IMSICs */ + interrupt-controller; + #interrupt-cells = <0>; + msi-controller; + #msi-cells = <0>; + riscv,num-ids = <127>; + riscv,group-index-bits = <1>; + riscv,group-index-shift = <24>; + }; +... -- 2.34.1