Received: by 2002:a05:6358:701b:b0:131:369:b2a3 with SMTP id 27csp2534935rwo; Sun, 23 Jul 2023 18:16:03 -0700 (PDT) X-Google-Smtp-Source: APBJJlHpLiP63uz1dP5S0DBhul1fe1GpIDb2LOmloMQA2KED4Ng5fWqGjZQuxlgEHPjhbqOpzMoO X-Received: by 2002:a17:906:7a1b:b0:98e:1c4b:10bb with SMTP id d27-20020a1709067a1b00b0098e1c4b10bbmr9081625ejo.35.1690161363269; Sun, 23 Jul 2023 18:16:03 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1690161363; cv=none; d=google.com; s=arc-20160816; b=FpPrq1XmQ70cyJAB7ptei16LztG5r4Vqq4ws+5uWRqTq4sLTfwtoVOPdDlEHOxK8yC 2UG4uPO3pLh/Lwm1DpGUTUw2i2KR5yppciFg5SvVq0eR3nRg4D5n2QENGE10bBYTdt5l tehIrHeajsBUMl/1mOHE5cr3abiWCLOvoqPoUWJP5FTPigksJ2eKktOQi8LSBAl8mLKO tXWYiaqRn/UOh7emi9FtUoxiJuq+5y+5Ndyanv0HshS3pOJbqabYkGQxiCV0vQb/oKAP p3/sAENhKDfUTPfDj7i0rzQnKGPCv3G427ikDS/ZNevu4E/1W0vy6zFk8/GsNY/SLBeE 3o8w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=u9Lf/34OVwxmztcsfpfjHpW53jvvo/OWj+B+NJm0PKc=; fh=wrA0eQNJSGYc8qBzfO3ojwIJyPhY8KXdlvzHBrDX8io=; b=cVGbnNjrbUchoJ29zJ74ZPfhGbxtuYjkwEUM1FxzkHPzkqc7Bi2U+sSRM88Tp3SkVp uEzIDsFx55ibh5I4LZeHx6k9ZkfXFgoB7vNAfJYM024l4akZpYFUQQ580hW05Z14XGXx yGgMPKx30Xrl38uEmGECOeQmh4+4eYFUeYcmfo6I9KaovR0pykWtGB79qjz/RLfikUBl itrYOgdHxzVXgzCnXKX23SMVKriTr9DHKM7IE6fZoIsGGc+KsUIxeXAsphUaef53TYn6 L/M/TZrf7Je3LnJlTkTnqEI9C2NLxLiir2JDS1Ag/YPpyEa6e79pu1Wfz6s5qbJTsJdx edUA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=ddMq54MI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id lj6-20020a170906f9c600b0099364d9f0e7si5658854ejb.543.2023.07.23.18.15.39; Sun, 23 Jul 2023 18:16:03 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=ddMq54MI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229598AbjGXBNp (ORCPT + 99 others); Sun, 23 Jul 2023 21:13:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:43684 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229456AbjGXBNo (ORCPT ); Sun, 23 Jul 2023 21:13:44 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [IPv6:2604:1380:4641:c500::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id F25CF1B4; Sun, 23 Jul 2023 18:13:43 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (2048 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id 83F7E60EF2; Mon, 24 Jul 2023 01:13:43 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 6BFC4C433C8; Mon, 24 Jul 2023 01:13:40 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1690161222; bh=NB4yiJ9qkY/g2r6LSCdH7+plADVlnL6WqvZB92EzA00=; h=From:To:Cc:Subject:Date:From; b=ddMq54MI6Q8d4EP1haxxKduHhNJMnJ077O9D6NZvnIMIkusTb0mDoHlMWQPZTH5/U DP83Xg8yjC7gYrhQUtY4g4mrcRCWB6JkWSKhK2v8myRkwapPMi2Hp24uTWsZg/MXkK 19Zm3oUzAjYz+J750bUcTJq3vUaEe3H/qcPrmQxY8zyEDJX6AKM0ZG6E3gM88aiCpM VIeByBGRK4Zaom+VcgyHo22pJ3h3YUQybxZwDoJMJsyubVTzu/R2XczGKAcQDwHTDj cBOaDoTCgjD26/7/GwSFcgSyQd7rlUUx9YjyM7/vL8LeLEK3arWObxweAs8fKbGvpb /PLNlqWDOtMXQ== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Wesley Chalmers , Rodrigo Siqueira , Daniel Wheeler , Alex Deucher , Sasha Levin , harry.wentland@amd.com, sunpeng.li@amd.com, christian.koenig@amd.com, Xinhui.Pan@amd.com, airlied@gmail.com, daniel@ffwll.ch, alvin.lee2@amd.com, jun.lei@amd.com, qingqing.zhuo@amd.com, wenjing.liu@amd.com, Dillon.Varone@amd.com, mdaenzer@redhat.com, hanghong.ma@amd.com, Aric.Cyr@amd.com, Josip.Pavic@amd.com, mwen@igalia.com, sungjoon.kim@amd.com, amd-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org Subject: [PATCH AUTOSEL 6.4 01/58] drm/amd/display: Do not set drr on pipe commit Date: Sun, 23 Jul 2023 21:12:29 -0400 Message-Id: <20230724011338.2298062-1-sashal@kernel.org> X-Mailer: git-send-email 2.39.2 MIME-Version: 1.0 X-stable: review X-Patchwork-Hint: Ignore X-stable-base: Linux 6.4.5 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Wesley Chalmers [ Upstream commit e101bf95ea87ccc03ac2f48dfc0757c6364ff3c7 ] [WHY] Writing to DRR registers such as OTG_V_TOTAL_MIN on the same frame as a pipe commit can cause underflow. [HOW] Move DMUB p-state delegate into optimze_bandwidth; enabling FAMS sets optimized_required. This change expects that Freesync requests are blocked when optimized_required is true. Reviewed-by: Rodrigo Siqueira Signed-off-by: Wesley Chalmers Tested-by: Daniel Wheeler Signed-off-by: Alex Deucher Signed-off-by: Sasha Levin --- drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c | 6 ++++++ drivers/gpu/drm/amd/display/dc/dcn30/dcn30_hwseq.c | 7 +++++++ 2 files changed, 13 insertions(+) diff --git a/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c b/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c index 5403e9399a465..6ce10fd4bb1a4 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c +++ b/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c @@ -2113,6 +2113,12 @@ void dcn20_optimize_bandwidth( if (hubbub->funcs->program_compbuf_size) hubbub->funcs->program_compbuf_size(hubbub, context->bw_ctx.bw.dcn.compbuf_size_kb, true); + if (context->bw_ctx.bw.dcn.clk.fw_based_mclk_switching) { + dc_dmub_srv_p_state_delegate(dc, + true, context); + context->bw_ctx.bw.dcn.clk.p_state_change_support = true; + } + dc->clk_mgr->funcs->update_clocks( dc->clk_mgr, context, diff --git a/drivers/gpu/drm/amd/display/dc/dcn30/dcn30_hwseq.c b/drivers/gpu/drm/amd/display/dc/dcn30/dcn30_hwseq.c index 32121db2851e6..f923224e85fc6 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn30/dcn30_hwseq.c +++ b/drivers/gpu/drm/amd/display/dc/dcn30/dcn30_hwseq.c @@ -985,11 +985,18 @@ void dcn30_set_disp_pattern_generator(const struct dc *dc, void dcn30_prepare_bandwidth(struct dc *dc, struct dc_state *context) { + if (context->bw_ctx.bw.dcn.clk.fw_based_mclk_switching) { + dc->optimized_required = true; + context->bw_ctx.bw.dcn.clk.p_state_change_support = false; + } + if (dc->clk_mgr->dc_mode_softmax_enabled) if (dc->clk_mgr->clks.dramclk_khz <= dc->clk_mgr->bw_params->dc_mode_softmax_memclk * 1000 && context->bw_ctx.bw.dcn.clk.dramclk_khz > dc->clk_mgr->bw_params->dc_mode_softmax_memclk * 1000) dc->clk_mgr->funcs->set_max_memclk(dc->clk_mgr, dc->clk_mgr->bw_params->clk_table.entries[dc->clk_mgr->bw_params->clk_table.num_entries - 1].memclk_mhz); dcn20_prepare_bandwidth(dc, context); + + dc_dmub_srv_p_state_delegate(dc, false, context); } -- 2.39.2