Received: by 2002:a05:6358:c692:b0:131:369:b2a3 with SMTP id fe18csp1617065rwb; Fri, 28 Jul 2023 12:06:34 -0700 (PDT) X-Google-Smtp-Source: APBJJlGR/3c4auLZpxnb8XjaVq557NBFr8GEaDqBPMeoYmZMqCofP/PvpItVUKaNSDtAJocOx4qr X-Received: by 2002:a17:902:8e85:b0:1b9:e97f:38ac with SMTP id bg5-20020a1709028e8500b001b9e97f38acmr2347567plb.56.1690571194059; Fri, 28 Jul 2023 12:06:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1690571194; cv=none; d=google.com; s=arc-20160816; b=WqFn54tWkIekWVChdR4/m26GmbxhzUbbzZpNPa5lmbPxcxlFVlFWA4hwfNXzITCOkf 1CZ66LE4gx98jLRHdLEpDXcb6GteZFQOZQeLZ5ifvs2Y1W1ZYgjWpJ3OmIH1GhXLVOrQ almOmcq7OSr6X2YSgrRaxoIkGLFRbA39cCyPrxcg7QN7fb+jFdnts15PO6F4pV6jmSS5 Jf6ItyXBByRZJMztOOiTHQIOrLQjGDvfKtUPjbkWIK9SBMWYdOfqxVfScu8xGlqFbmws fo/rkdx0dXKXarpL3o1zmFudrjHlfJnUZ9BsshGg+yV5sl6ffG1ziEuGStXibhemdRTX lVPg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:cc:to:subject :message-id:date:from:in-reply-to:references:mime-version :dkim-signature; bh=zsIHLPb5okBWXJf2DtS76Y92BZwwFSzgLVO6RcujWsQ=; fh=2o59o8djHcInnMwF0bWevD5hjtQ6SjYI2mEw2jbBH/4=; b=kcncI1c2x4k9Lzf446oyhwvcXd8neFW3TpGMrKUGnPzBXmi3+azLRCKGhsmaj6R33X LP3v0/QPb0VIPLDzmLf6Sx+V0jKKljiZLP3e3p22BsKX6lSrghHjVrMNICZmsrD7AWpt AxBqYXQXRs4lrBqL89DiSQ5gIwT3jMYtxAFoyv62X0xCUuFn1HYu5Ri6+5ILlUPFpxpW ybpyy1vRwVV1m/SxNTpi1Nzh2kWwggxwwMAk3gfxhpZ9dXeXpnkWvmk74BW/Zqsyzkyk RTaD+WnqrA4rROwMp4q+eSi4FYR8J4ijUKku/13DxNYw+DKm34Fi57vb11+TrLZpzfYq nk+A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20221208 header.b=dtdPiasb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id kl15-20020a170903074f00b001b556b0d0b7si3341148plb.480.2023.07.28.12.06.20; Fri, 28 Jul 2023 12:06:34 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20221208 header.b=dtdPiasb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229998AbjG1RxT (ORCPT + 99 others); Fri, 28 Jul 2023 13:53:19 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:44128 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233550AbjG1RxN (ORCPT ); Fri, 28 Jul 2023 13:53:13 -0400 Received: from mail-il1-x130.google.com (mail-il1-x130.google.com [IPv6:2607:f8b0:4864:20::130]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2C41435BF for ; Fri, 28 Jul 2023 10:53:12 -0700 (PDT) Received: by mail-il1-x130.google.com with SMTP id e9e14a558f8ab-3460770afe2so7175ab.1 for ; Fri, 28 Jul 2023 10:53:12 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20221208; t=1690566791; x=1691171591; h=content-transfer-encoding:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:from:to:cc:subject:date :message-id:reply-to; bh=zsIHLPb5okBWXJf2DtS76Y92BZwwFSzgLVO6RcujWsQ=; b=dtdPiasbgn7CaqvxkgS3cosIxhKaD7PdNI4nHup/Mt+FArUPs4kuQQNpIZHJItnBiy yOqBDtVdIN0uZpwAh+C6NKhqrAH7nxnm+Bl22M2vUM/p1ubXV4AiSDC9dnIr5AxdTou0 kzxM5iVxPfYWqxeR1ivufNCcn/nkNGQ0s11RRlmZiqVs53VN9Xrqn1iqGw1eWvrnWycS sJgAwtpJ/yhA+254E2CbjGcn4IXCSCg/D72dF4TwHsgnMJxz7kpPK1zeOsFr/vkqkXJo ga4i1v6ZpMGL4ECLEcii9uTg2DGiR7/QEA5eLmKR10HGjXkndlW04IAEC8cZyEB0oTbc 0THw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1690566791; x=1691171591; h=content-transfer-encoding:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=zsIHLPb5okBWXJf2DtS76Y92BZwwFSzgLVO6RcujWsQ=; b=lXCbaK6kj1pq5HT67qdo5DTXm/pIjAWvqDZEkatLA/Uxq9zjc0eO0gDWkqwWszKh8W 75e9m7wnLoGnDvR+fqtZVvgziNG7YvCIjdQZbVetZFYZuo+LXzCywiemFp6IRI4IK7cp X9mDscjoFwpr51Uqj9B8aOtHZLXn3jtxZivEolvRtZmFW8JhtzEiVOqizRkBqvOUYlzY e5k2lzFuNAKDKxWPnh81fcITESVWjd+eu3+FuiPYqC0qpicUxKXHoNSvjgNtWYfXAzUY +3fkEugPzKuAJkzjVqZGWXTgv7AGlsXhy8hXC7B4WvldALhaiMCFHiFGoPIOKyR2YNjc S+Tw== X-Gm-Message-State: ABy/qLZAEPcaQY8uub/rxbinzz4sC+ewBKM9R7YTx+qjMgdaKkD/mv9+ pKwY+zubE0UV5V8hNZk1w0iTQq56Mr2ucLVmx+ghng== X-Received: by 2002:a05:6e02:b48:b0:33d:8e80:4c2f with SMTP id f8-20020a056e020b4800b0033d8e804c2fmr16633ilu.20.1690566791205; Fri, 28 Jul 2023 10:53:11 -0700 (PDT) MIME-Version: 1.0 References: <20230727141428.962286-1-alexghiti@rivosinc.com> <20230727141428.962286-10-alexghiti@rivosinc.com> In-Reply-To: <20230727141428.962286-10-alexghiti@rivosinc.com> From: Ian Rogers Date: Fri, 28 Jul 2023 10:52:59 -0700 Message-ID: Subject: Re: [PATCH v4 09/10] tools: lib: perf: Implement riscv mmap support To: Alexandre Ghiti Cc: Jonathan Corbet , Peter Zijlstra , Ingo Molnar , Arnaldo Carvalho de Melo , Mark Rutland , Alexander Shishkin , Jiri Olsa , Namhyung Kim , Paul Walmsley , Palmer Dabbelt , Albert Ou , Atish Patra , Anup Patel , Will Deacon , Rob Herring , Andrew Jones , =?UTF-8?Q?R=C3=A9mi_Denis=2DCourmont?= , linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-perf-users@vger.kernel.org, linux-riscv@lists.infradead.org, linux-arm-kernel@lists.infradead.org, Atish Patra Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: quoted-printable X-Spam-Status: No, score=-17.6 required=5.0 tests=BAYES_00,DKIMWL_WL_MED, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF, ENV_AND_HDR_SPF_MATCH,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS, T_SCC_BODY_TEXT_LINE,USER_IN_DEF_DKIM_WL,USER_IN_DEF_SPF_WL autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Jul 27, 2023 at 7:28=E2=80=AFAM Alexandre Ghiti wrote: > > riscv now supports mmaping hardware counters so add what's needed to > take advantage of that in libperf. > > Signed-off-by: Alexandre Ghiti > Reviewed-by: Andrew Jones > Reviewed-by: Atish Patra > --- > tools/lib/perf/mmap.c | 65 +++++++++++++++++++++++++++++++++++++++++++ > 1 file changed, 65 insertions(+) > > diff --git a/tools/lib/perf/mmap.c b/tools/lib/perf/mmap.c > index 0d1634cedf44..378a163f0554 100644 > --- a/tools/lib/perf/mmap.c > +++ b/tools/lib/perf/mmap.c > @@ -392,6 +392,71 @@ static u64 read_perf_counter(unsigned int counter) > > static u64 read_timestamp(void) { return read_sysreg(cntvct_el0); } > > +#elif __riscv_xlen =3D=3D 64 This is something of an odd guard, perhaps: #elif defined(__riscv) && __riscv_xlen =3D=3D 64 That way it is more intention revealing that this is riscv code. Could you add a comment relating to the __riscv_xlen ? > + > +/* TODO: implement rv32 support */ > + > +#define CSR_CYCLE 0xc00 > +#define CSR_TIME 0xc01 > + > +#define csr_read(csr) \ > +({ \ > + register unsigned long __v; \ > + __asm__ __volatile__ ("csrr %0, " #csr \ > + : "=3Dr" (__v) : \ > + : "memory"); \ To avoid the macro pasting that could potentially go weird, could this be: __asm__ __volatile__ ("csrr %0, %1", : "=3Dr"(__v) /* outputs */ : "i"(csr) /* inputs */ : "memory" /* clobbers */) Also, why is this clobbering memory? Worth adding a comment. Thanks, Ian > + __v; \ > +}) > + > +static unsigned long csr_read_num(int csr_num) > +{ > +#define switchcase_csr_read(__csr_num, __val) {\ > + case __csr_num: \ > + __val =3D csr_read(__csr_num); \ > + break; } > +#define switchcase_csr_read_2(__csr_num, __val) {\ > + switchcase_csr_read(__csr_num + 0, __val) \ > + switchcase_csr_read(__csr_num + 1, __val)} > +#define switchcase_csr_read_4(__csr_num, __val) {\ > + switchcase_csr_read_2(__csr_num + 0, __val) \ > + switchcase_csr_read_2(__csr_num + 2, __val)} > +#define switchcase_csr_read_8(__csr_num, __val) {\ > + switchcase_csr_read_4(__csr_num + 0, __val) \ > + switchcase_csr_read_4(__csr_num + 4, __val)} > +#define switchcase_csr_read_16(__csr_num, __val) {\ > + switchcase_csr_read_8(__csr_num + 0, __val) \ > + switchcase_csr_read_8(__csr_num + 8, __val)} > +#define switchcase_csr_read_32(__csr_num, __val) {\ > + switchcase_csr_read_16(__csr_num + 0, __val) \ > + switchcase_csr_read_16(__csr_num + 16, __val)} > + > + unsigned long ret =3D 0; > + > + switch (csr_num) { > + switchcase_csr_read_32(CSR_CYCLE, ret) > + default: > + break; > + } > + > + return ret; > +#undef switchcase_csr_read_32 > +#undef switchcase_csr_read_16 > +#undef switchcase_csr_read_8 > +#undef switchcase_csr_read_4 > +#undef switchcase_csr_read_2 > +#undef switchcase_csr_read > +} > + > +static u64 read_perf_counter(unsigned int counter) > +{ > + return csr_read_num(CSR_CYCLE + counter); > +} > + > +static u64 read_timestamp(void) > +{ > + return csr_read_num(CSR_TIME); > +} > + > #else > static u64 read_perf_counter(unsigned int counter __maybe_unused) { retu= rn 0; } > static u64 read_timestamp(void) { return 0; } > -- > 2.39.2 >