Received: by 2002:a05:6358:700f:b0:131:369:b2a3 with SMTP id 15csp3275616rwo; Fri, 4 Aug 2023 02:09:15 -0700 (PDT) X-Google-Smtp-Source: AGHT+IETgx1Xqs1aDiC3MMXyBqPWqCJlXzxucUtvOT9gRqMUEtvE9GZthuJZHYHCvEYhrfshX7h4 X-Received: by 2002:a17:906:53d4:b0:99b:48d3:5488 with SMTP id p20-20020a17090653d400b0099b48d35488mr993137ejo.24.1691140155248; Fri, 04 Aug 2023 02:09:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1691140155; cv=none; d=google.com; s=arc-20160816; b=PwE8JOiPa4USWPGZM1rN8kbaK1BhLHRMjVsiKweTJQLwxYuCh6xK5sYKS1shuvCdht 4BpTit3XCnGsChB4aP4BaWNF419eP15nVbyA7MLfm/Ms8KNBCVGFhHywZ+NtBPxELPhW 9zvhd3j69bIUXtHO7uv2KZ7r4ZvArvBc7ouEZ8D5KQJ9gZYGL22rJT99Ick5Y7rvBBHm pCrHcmAXePfHGpD0FzqFTkwggvls2IppPS24NxDOZFDKVnmyJ4Wpc3zBzGqCQfpjfanl hK56Z5Nn64J+WYQEnUAwfF+xde0uGHowb2Saix+LABjwZJVo9E0qFBe8H0iyKbRrt4yH r25g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id; bh=0wiTUSQDjW9DC5GlNll5+mhgLnXcMMhcs0mg0gHBxHM=; fh=EgLRDePqCT/DcF/eL2fc7rotgsgiO0yFNmrRcop8YR0=; b=X/f60P1/qWpKgHyx4MHDH2cIDz8OM6j8kjyPUmrYy1BkXVsp6dCwFF5kihuSyOTRKh bSJpdy+n0jYMoatpIX5fwZM9TWashI08BPcyoR+H08M3c2AXmqmNh0AUFgbFGk8j8jkl wdxliFDA8ruCu8pkhSfQ7xJix+qcn4xcyPGdk4UY9xcjxd0P8Rt2/Jhc9Nz0H/d48Tvk 1tgu+Rnb1OOXhVMAwJ5tHTdpudLRaGomP8BEYUVpm1CXopbn+nBOLt0+o8/V9k9oF2SF 0igj8SiphvmkIZTaMgUK8boQxaqYfTa3FengjnafE0fZHEIqcL4FvufnfOl2N9Hf/+7k BtOA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id n27-20020a1709062bdb00b0099bd58fb8c5si1349120ejg.751.2023.08.04.02.08.50; Fri, 04 Aug 2023 02:09:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229526AbjHDIpr (ORCPT + 99 others); Fri, 4 Aug 2023 04:45:47 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41008 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229460AbjHDIpp (ORCPT ); Fri, 4 Aug 2023 04:45:45 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 2C79430EA; Fri, 4 Aug 2023 01:45:44 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id DA3F32F4; Fri, 4 Aug 2023 01:46:26 -0700 (PDT) Received: from [10.163.54.21] (unknown [10.163.54.21]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id C4C263F6C4; Fri, 4 Aug 2023 01:45:41 -0700 (PDT) Message-ID: <92a176f4-c8ff-2ce0-c667-b134436452ee@arm.com> Date: Fri, 4 Aug 2023 14:15:38 +0530 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.13.0 Subject: Re: [PATCH] coresight: etm: Make cycle count threshold user configurable Content-Language: en-US To: Al Grant , "linux-arm-kernel@lists.infradead.org" Cc: Mike Leach , "coresight@lists.linaro.org" , "linux-doc@vger.kernel.org" , "linux-kernel@vger.kernel.org" References: <20230804044720.1478900-1-anshuman.khandual@arm.com> From: Anshuman Khandual In-Reply-To: Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,NICE_REPLY_A, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 8/4/23 13:34, Al Grant wrote: > > >> -----Original Message----- >> From: Anshuman Khandual >> Sent: Friday, August 4, 2023 5:47 AM >> To: linux-arm-kernel@lists.infradead.org >> Cc: Anshuman Khandual ; Mike Leach >> ; coresight@lists.linaro.org; linux-doc@vger.kernel.org; >> linux-kernel@vger.kernel.org >> Subject: [PATCH] coresight: etm: Make cycle count threshold user configurable >> >> Cycle counting is enabled, when requested and supported but with a default >> threshold value ETM_CYC_THRESHOLD_DEFAULT i.e 0x100 getting into >> TRCCCCTLR, representing the minimum interval between cycle count trace >> packets. >> >> This makes cycle threshold user configurable, from the user space via perf event >> attributes. Although it falls back using ETM_CYC_THRESHOLD_DEFAULT, in case >> no explicit request. As expected it creates a sysfs file as well. >> >> /sys/bus/event_source/devices/cs_etm/format/cc_threshold >> >> New 'cc_threshold' uses 'event->attr.config3' as no more space is available in >> 'event->attr.config1' or 'event->attr.config2'. >> >> Cc: Suzuki K Poulose >> Cc: Mike Leach >> Cc: James Clark >> Cc: Leo Yan >> Cc: coresight@lists.linaro.org >> Cc: linux-arm-kernel@lists.infradead.org >> Cc: linux-doc@vger.kernel.org >> Cc: linux-kernel@vger.kernel.org >> Signed-off-by: Anshuman Khandual >> --- >> Documentation/trace/coresight/coresight.rst | 2 ++ >> drivers/hwtracing/coresight/coresight-etm-perf.c | 2 ++ >> drivers/hwtracing/coresight/coresight-etm4x-core.c | 12 ++++++++++-- >> 3 files changed, 14 insertions(+), 2 deletions(-) >> >> diff --git a/Documentation/trace/coresight/coresight.rst >> b/Documentation/trace/coresight/coresight.rst >> index 4a71ea6cb390..b88d83b59531 100644 >> --- a/Documentation/trace/coresight/coresight.rst >> +++ b/Documentation/trace/coresight/coresight.rst >> @@ -624,6 +624,8 @@ They are also listed in the folder >> /sys/bus/event_source/devices/cs_etm/format/ >> * - timestamp >> - Session local version of the system wide setting: >> :ref:`ETMv4_MODE_TIMESTAMP >> ` >> + * - cc_treshold > > Spelling: cc_threshold Will fix this, besides does it require some more description for this new config option i.e cc_threshold ? > >> + - Cycle count treshhold value >> >> How to use the STM module >> ------------------------- >> diff --git a/drivers/hwtracing/coresight/coresight-etm-perf.c >> b/drivers/hwtracing/coresight/coresight-etm-perf.c >> index 5ca6278baff4..09f75dffae60 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm-perf.c >> +++ b/drivers/hwtracing/coresight/coresight-etm-perf.c >> @@ -68,6 +68,7 @@ PMU_FORMAT_ATTR(preset, "config:0-3"); >> PMU_FORMAT_ATTR(sinkid, "config2:0-31"); >> /* config ID - set if a system configuration is selected */ >> PMU_FORMAT_ATTR(configid, "config2:32-63"); >> +PMU_FORMAT_ATTR(cc_threshold, "config3:0-11"); >> >> >> /* >> @@ -101,6 +102,7 @@ static struct attribute *etm_config_formats_attr[] = { >> &format_attr_preset.attr, >> &format_attr_configid.attr, >> &format_attr_branch_broadcast.attr, >> + &format_attr_cc_threshold.attr, >> NULL, >> }; >> >> diff --git a/drivers/hwtracing/coresight/coresight-etm4x-core.c >> b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> index 9d186af81ea0..9a2766f68416 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm4x-core.c >> +++ b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> @@ -644,7 +644,7 @@ static int etm4_parse_event_config(struct >> coresight_device *csdev, >> struct etmv4_config *config = &drvdata->config; >> struct perf_event_attr *attr = &event->attr; >> unsigned long cfg_hash; >> - int preset; >> + int preset, cc_threshold; >> >> /* Clear configuration from previous run */ >> memset(config, 0, sizeof(struct etmv4_config)); @@ -667,7 +667,15 @@ >> static int etm4_parse_event_config(struct coresight_device *csdev, >> if (attr->config & BIT(ETM_OPT_CYCACC)) { >> config->cfg |= TRCCONFIGR_CCI; >> /* TRM: Must program this for cycacc to work */ >> - config->ccctlr = ETM_CYC_THRESHOLD_DEFAULT; >> + cc_treshold = attr->config3 & ETM_CYC_THRESHOLD_MASK; > > Spelling again Yikes, this does not even build. Seems like I had missed the applicable config i.e CONFIG_CORESIGHT_SOURCE_ETM4X this time around. Apologies. > >> + if (cc_treshold) { >> + if (cc_treshold < drvdata->ccitmin) >> + config->ccctlr = drvdata->ccitmin; >> + else >> + config->ccctlr = cc_threshold; >> + } else { >> + config->ccctlr = ETM_CYC_THRESHOLD_DEFAULT; >> + } > > Consider dropping the check against CCITMIN. There are CPUs where > CCITMIN is incorrect, e.g. see published errata 1490853 where the > value 0x100 should be 0b100 i.e. 4. On these ETMs it is possible to > set the timing threshold to four cycles instead of 256 cycles, providing > much better timing resolution. The kernel currently does not work > around this errata and uses the incorrect value of ccitmin. If you drop > the check, and trust the value provided by userspace, you allow > userspace to work around it. Why ? We could just work around the errata #1490853 while initializing the drvdata->ccitmin if that is where the problem exists. I dont think user space should be required to know about the erratas, and provide a right value instead.