Received: by 2002:a05:6359:6284:b0:131:369:b2a3 with SMTP id se4csp5241324rwb; Wed, 9 Aug 2023 00:27:45 -0700 (PDT) X-Google-Smtp-Source: AGHT+IHFa74TjLU1lsED28okVVpgW79Kbra/8OKrTKH0DwtLzBW5NJZ8p7eyKtweOofOVZVRA6na X-Received: by 2002:a17:907:3e25:b0:978:2b56:d76e with SMTP id hp37-20020a1709073e2500b009782b56d76emr13372321ejc.12.1691566065659; Wed, 09 Aug 2023 00:27:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1691566065; cv=none; d=google.com; s=arc-20160816; b=rwfyTvOGtS9IDTbtOdzEJjyAIIU45wDHMER2VDQnSyteuxdH5Tb3a1IPj10XfIoofU R97E+3rrofvtC0A2BmbWGEHZZUggz87qlr1Qx2uaKczbJOWfzHaYSmuM5fa5T1M1ol1l QdV+OoBYqruRiS/UvbprmV1uYL4CYbUJCpi8fEQB9fJQPKCNEAbam1SsQ0q7Sb5M1Qif /OwhjoCXMxiBwStvlUhC1u5HmELMnbYEonlx92WMb2wqBZKATrDUUOmVmvrS2a88WM1j xX/5mlJSsdOEvFXlv0FKZnZz17z49yzGCJPYuDjMsdF2VapS2dLm2E2P+ICEYrZWFsHj D9EA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=l6Q3kAo4PoDen4OMsfQREJFgN9uoVTu7wtELKaISERI=; fh=l/UbPlkZw6ub1XZJ52zo1VfkXoNRAi1i2GmdKj5o2Io=; b=SZDJpmlc0o0yB3AbI1ovVWJzXda4O232IxAqUl6/J0ZqU6Dwq0mn2yrjw9ct+dvw90 1GkUoztstrlUfFfZrKSjcyj+o31kumCBDZoIo7NmG9BStkA+vsQ4UXKQpcEjjPiSqN/R Jqmsj3OCxN3e6W2pibFdId4mAPqjm6LMg1uN0pQ8TRSXLtbprklFCNbwahUiEL070/n8 5+nQNX9e+Loz3Enxb5oB2y5TDxrOUE0i5cDPu4E2bc1gv4DkM0FC9gkEM0dLPkUYK9TV kdqnM6LMY7Zz24KVsAp6PsKf5IMveoYYxd4v5n/gC7W72kt2AMQS9cLS51xBRZJITlFM 7J3w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=ma4UaLE4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id f25-20020a170906139900b00987ae307f0dsi7447931ejc.587.2023.08.09.00.27.21; Wed, 09 Aug 2023 00:27:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=ma4UaLE4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230052AbjHIG4W (ORCPT + 99 others); Wed, 9 Aug 2023 02:56:22 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41662 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229533AbjHIG4V (ORCPT ); Wed, 9 Aug 2023 02:56:21 -0400 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 98FFC133; Tue, 8 Aug 2023 23:56:20 -0700 (PDT) Received: from pps.filterd (m0279870.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 3795EQaa002770; Wed, 9 Aug 2023 06:56:06 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=message-id : date : mime-version : subject : to : cc : references : from : in-reply-to : content-type : content-transfer-encoding; s=qcppdkim1; bh=l6Q3kAo4PoDen4OMsfQREJFgN9uoVTu7wtELKaISERI=; b=ma4UaLE4UeHHDGx3BEfRl3CNaPViN2Jin2VxF9kfYwleQDdiGFgtMHsPU/719W9AeoKk tk9PM5c6XkQiQOMQOmprGbDD/ZaXUzeUiPLvdi6StQq6XRLlDc7+/424Wq71Dlg1Cu+C Q6+6CktQdD6s4loiQ2RME2Ensotkgg5AF4848JXGt9flZjecqAtAdlyCVgz3TyTZrhVL h5LzBPVs8hV+Z0Yf+UFjhUtyZpcFYABjWRjp/VEhn8eNFqYbnahoJByWBDDxsjm+i7E5 oHO1KUQ5v8FoADe1FvAtRgMfMMb+/hVJCnjMhduT8PgRpGsVxENBULB4ALilXLISjSHx Tg== Received: from nalasppmta03.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3sbp17hymr-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 09 Aug 2023 06:56:06 +0000 Received: from nalasex01c.na.qualcomm.com (nalasex01c.na.qualcomm.com [10.47.97.35]) by NALASPPMTA03.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 3796u4XW028326 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 9 Aug 2023 06:56:04 GMT Received: from [10.239.133.211] (10.80.80.8) by nalasex01c.na.qualcomm.com (10.47.97.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1118.30; Tue, 8 Aug 2023 23:56:00 -0700 Message-ID: Date: Wed, 9 Aug 2023 14:55:57 +0800 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:102.0) Gecko/20100101 Thunderbird/102.14.0 Subject: Re: [PATCH v7 07/13] coresight-tpdm: Add nodes to set trigger timestamp and type Content-Language: en-US To: Suzuki K Poulose , Mathieu Poirier , Alexander Shishkin , Konrad Dybcio , Mike Leach , Rob Herring , Krzysztof Kozlowski CC: Jinlong Mao , Leo Yan , "Greg Kroah-Hartman" , , , , , Tingwei Zhang , Yuanfang Zhang , Trilok Soni , Hao Zhang , , References: <1690269353-10829-1-git-send-email-quic_taozha@quicinc.com> <1690269353-10829-8-git-send-email-quic_taozha@quicinc.com> <73a5313d-9ab2-f5f9-42af-c3d9939198c6@arm.com> From: Tao Zhang In-Reply-To: <73a5313d-9ab2-f5f9-42af-c3d9939198c6@arm.com> Content-Type: text/plain; charset="UTF-8"; format=flowed Content-Transfer-Encoding: 8bit X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01c.na.qualcomm.com (10.47.97.35) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: py_pP_6sFWYkdz2RWOvHH3Via35XFN3C X-Proofpoint-GUID: py_pP_6sFWYkdz2RWOvHH3Via35XFN3C X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.267,Aquarius:18.0.957,Hydra:6.0.591,FMLib:17.11.176.26 definitions=2023-08-09_04,2023-08-08_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 phishscore=0 malwarescore=0 mlxlogscore=999 priorityscore=1501 lowpriorityscore=0 bulkscore=0 spamscore=0 mlxscore=0 adultscore=0 suspectscore=0 clxscore=1015 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2306200000 definitions=main-2308090061 X-Spam-Status: No, score=-3.9 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,SPF_HELO_NONE, SPF_PASS,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 8/7/2023 5:42 PM, Suzuki K Poulose wrote: > On 25/07/2023 08:15, Tao Zhang wrote: >> The nodes are needed to set or show the trigger timestamp and >> trigger type. This change is to add these nodes to achieve these >> function. >> >> Signed-off-by: Tao Zhang >> --- >>   .../ABI/testing/sysfs-bus-coresight-devices-tpdm   | 24 ++++++ >>   drivers/hwtracing/coresight/coresight-tpdm.c       | 94 >> ++++++++++++++++++++++ >>   2 files changed, 118 insertions(+) >> >> diff --git >> a/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> b/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> index dbc2fbd0..0b7b4ad 100644 >> --- a/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> +++ b/Documentation/ABI/testing/sysfs-bus-coresight-devices-tpdm >> @@ -21,3 +21,27 @@ Description: >>             Accepts only one value -  1. >>           1 : Reset the dataset of the tpdm >> + >> +What: /sys/bus/coresight/devices//dsb_trig_type >> +Date:        March 2023 >> +KernelVersion    6.5 >> +Contact:    Jinlong Mao (QUIC) , Tao Zhang >> (QUIC) >> +Description: >> +        (Write) Set the trigger type of DSB tpdm. Read the trigger >> +        type of DSB tpdm. > > Please use: (RW) instead of (Write). > >         (RW) Set/Get the trigger type of the DSB for TPDM. > Similarly for the items below. I will update this in the next patch series. > >> + >> +        Accepts only one of the 2 values -  0 or 1. >> +        0 : Set the DSB trigger type to false >> +        1 : Set the DSB trigger type to true >> + >> +What: /sys/bus/coresight/devices//dsb_trig_ts >> +Date:        March 2023 >> +KernelVersion    6.5 >> +Contact:    Jinlong Mao (QUIC) , Tao Zhang >> (QUIC) >> +Description: >> +        (Write) Set the trigger timestamp of DSB tpdm. Read the >> +        trigger timestamp of DSB tpdm. >> + >> +        Accepts only one of the 2 values -  0 or 1. >> +        0 : Set the DSB trigger type to false >> +        1 : Set the DSB trigger type to true >> diff --git a/drivers/hwtracing/coresight/coresight-tpdm.c >> b/drivers/hwtracing/coresight/coresight-tpdm.c >> index acc3eea..62efc18 100644 >> --- a/drivers/hwtracing/coresight/coresight-tpdm.c >> +++ b/drivers/hwtracing/coresight/coresight-tpdm.c >> @@ -20,6 +20,18 @@ >>     DEFINE_CORESIGHT_DEVLIST(tpdm_devs, "tpdm"); >>   +static umode_t tpdm_dsb_is_visible(struct kobject *kobj, >> +                       struct attribute *attr, int n) > > Please keep the alignment. I will update this in the next patch series. > >> +{ >> +    struct device *dev = kobj_to_dev(kobj); >> +    struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent); >> + >> +    if (drvdata && (drvdata->datasets & TPDM_PIDR0_DS_DSB)) > > As suggested earlier, add a wrapper for the above check. I will update this in the next patch series. > >> +        return attr->mode; >> + >> +    return 0; >> +} >> + >>   static void tpdm_reset_datasets(struct tpdm_drvdata *drvdata) >>   { >>       if (drvdata->datasets & TPDM_PIDR0_DS_DSB) { >> @@ -229,8 +241,90 @@ static struct attribute_group tpdm_attr_grp = { >>       .attrs = tpdm_attrs, >>   }; >>   +static ssize_t dsb_trig_type_show(struct device *dev, >> +                     struct device_attribute *attr, char *buf) > > Please follow the above alignment for all functions throughout the > series. There are unaligned parameter lists scattered around the series. I will update this in the next patch series. Best, Tao > >> +{ >> +    struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent); >> + >> +    return sysfs_emit(buf, "%u\n", >> +             (unsigned int)drvdata->dsb->trig_type); >> +} >> + >> +/* >> + * Trigger type (boolean): >> + * false - Disable trigger type. >> + * true  - Enable trigger type. >> + */ >> +static ssize_t dsb_trig_type_store(struct device *dev, >> +                      struct device_attribute *attr, >> +                      const char *buf, >> +                      size_t size) >> +{ >> +    struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent); >> +    unsigned long val; >> + >> +    if ((kstrtoul(buf, 0, &val)) || (val & ~1UL)) >> +        return -EINVAL; >> + >> +    spin_lock(&drvdata->spinlock); >> +    if (val) >> +        drvdata->dsb->trig_type = true; >> +    else >> +        drvdata->dsb->trig_type = false; >> +    spin_unlock(&drvdata->spinlock); >> +    return size; >> +} >> +static DEVICE_ATTR_RW(dsb_trig_type); >> + >> +static ssize_t dsb_trig_ts_show(struct device *dev, >> +                     struct device_attribute *attr, char *buf) >> +{ >> +    struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent); >> + >> +    return sysfs_emit(buf, "%u\n", >> +             (unsigned int)drvdata->dsb->trig_ts); >> +} >> + >> +/* >> + * Trigger timestamp (boolean): >> + * false - Disable trigger timestamp. >> + * true  - Enable trigger timestamp. >> + */ >> +static ssize_t dsb_trig_ts_store(struct device *dev, >> +                      struct device_attribute *attr, >> +                      const char *buf, >> +                      size_t size) >> +{ >> +    struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent); >> +    unsigned long val; >> + >> +    if ((kstrtoul(buf, 0, &val)) || (val & ~1UL)) >> +        return -EINVAL; >> + >> +    spin_lock(&drvdata->spinlock); >> +    if (val) >> +        drvdata->dsb->trig_ts = true; >> +    else >> +        drvdata->dsb->trig_ts = false; >> +    spin_unlock(&drvdata->spinlock); >> +    return size; >> +} >> +static DEVICE_ATTR_RW(dsb_trig_ts); >> + >> +static struct attribute *tpdm_dsb_attrs[] = { >> +    &dev_attr_dsb_trig_ts.attr, >> +    &dev_attr_dsb_trig_type.attr, >> +    NULL, >> +}; >> + >> +static struct attribute_group tpdm_dsb_attr_grp = { >> +    .attrs = tpdm_dsb_attrs, >> +    .is_visible = tpdm_dsb_is_visible, >> +}; >> + >>   static const struct attribute_group *tpdm_attr_grps[] = { >>       &tpdm_attr_grp, >> +    &tpdm_dsb_attr_grp, >>       NULL, >>   }; > > Rest looks fine. > > Suzuk >