Received: by 2002:a05:7412:6592:b0:d7:7d3a:4fe2 with SMTP id m18csp777357rdg; Thu, 10 Aug 2023 21:49:19 -0700 (PDT) X-Google-Smtp-Source: AGHT+IG4eJbDxRiYBXxSACNDlBDtQuu/4nc7VUaWXFou6bgfv5bSrPeSmG2r9vSpJ3TWLZ1GtVH2 X-Received: by 2002:a17:907:6095:b0:974:fb94:8067 with SMTP id ht21-20020a170907609500b00974fb948067mr5552358ejc.23.1691729359604; Thu, 10 Aug 2023 21:49:19 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1691729359; cv=none; d=google.com; s=arc-20160816; b=gfNTr6GATQKK0VEi01zje/tDzA2/8HEudbJJYKusGHAawRRfTQBdNWmAXDWD6AUsml 53oj3vmgeS4FDHp7qXLwwANOhzEf8GTlNp8rJARgehLkfgMTKuALQVNo/T+AxnF6To1f CnvI2HXT+lAxmFBE19yRJ+VW+2JYG0s4v4YmN1KB0+xP50Zgbl0zY/mvBdasHkV68vmC jcnKIZvPSrg3t2PnglshY/eHCwuVR48GmLE34yZzyGY6SB4CM8eb9j9LjUv3QqYxKKfm 8VBhpCOrgtmoxOtv6CAuEv3PneCMLrM5u84OpusB4UUvomx1oTPTvbvsfpKmr5WxX7Ha BKiw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=FIoZvWA3+wmZBYrw5riGZgIlrjQ+g/EaxF2VT+KS3VU=; fh=i7k4OkcaLUFocIK64fg5M0UL6Z7MqFc0/WYsE6IUDvI=; b=aNPn1YCCeZAUgBbrkPotIzjEXx6xfFb0yWbAwbMvLroO5uqHSksbRUFIqmnj0WZKvK mbp5SQd+Oqul9EgCZHad2X9BfL8v7SbeNcf4SmdxusyDJ5Cvx44KQtN+u5L6trjY+6oy cKVCYVTWzSMBQGJ7pGv9pqOe0DN2MScGMHt/c15gMGilAHx8BZYmGgtxPk2RNfzgVLnP H3ZHr/bLDOaXPZZWF+njzAmuGy9kCGRSbZydPdj9OO22ri6g21hOSV5RFmGCag/BLsX9 0Emle8/KIkHo7G+jB1hTMstFIq6tPKfQEBm+cCuauF25+Qouvk3/+dL628oZyiSLdClS idYA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id b3-20020a170906660300b0099b56bacec3si2802864ejp.955.2023.08.10.21.48.55; Thu, 10 Aug 2023 21:49:19 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231285AbjHKDqZ (ORCPT + 99 others); Thu, 10 Aug 2023 23:46:25 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58626 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233266AbjHKDqW (ORCPT ); Thu, 10 Aug 2023 23:46:22 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id A2EAC2D78; Thu, 10 Aug 2023 20:46:21 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id B61C5D75; Thu, 10 Aug 2023 20:47:03 -0700 (PDT) Received: from a077893.arm.com (unknown [10.163.54.13]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id D6E0E3F6C4; Thu, 10 Aug 2023 20:46:16 -0700 (PDT) From: Anshuman Khandual To: linux-arm-kernel@lists.infradead.org, suzuki.poulose@arm.com Cc: Anshuman Khandual , Catalin Marinas , Will Deacon , Mike Leach , James Clark , Leo Yan , Jonathan Corbet , linux-doc@vger.kernel.org, coresight@lists.linaro.org, linux-kernel@vger.kernel.org Subject: [PATCH V3 2/3] coresight: etm: Make cycle count threshold user configurable Date: Fri, 11 Aug 2023 09:15:59 +0530 Message-Id: <20230811034600.944386-3-anshuman.khandual@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20230811034600.944386-1-anshuman.khandual@arm.com> References: <20230811034600.944386-1-anshuman.khandual@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Cycle counting is enabled, when requested and supported but with a default threshold value ETM_CYC_THRESHOLD_DEFAULT i.e 0x100 getting into TRCCCCTLR, representing the minimum interval between cycle count trace packets. This makes cycle threshold user configurable, from the user space via perf event attributes. Although it falls back using ETM_CYC_THRESHOLD_DEFAULT, in case no explicit request. As expected it creates a sysfs file as well. /sys/bus/event_source/devices/cs_etm/format/cc_threshold New 'cc_threshold' uses 'event->attr.config3' as no more space is available in 'event->attr.config1' or 'event->attr.config2'. Cc: Suzuki K Poulose Cc: Mike Leach Cc: James Clark Cc: Leo Yan Cc: coresight@lists.linaro.org Cc: linux-arm-kernel@lists.infradead.org Cc: linux-doc@vger.kernel.org Cc: linux-kernel@vger.kernel.org Signed-off-by: Anshuman Khandual --- drivers/hwtracing/coresight/coresight-etm-perf.c | 2 ++ drivers/hwtracing/coresight/coresight-etm4x-core.c | 12 ++++++++++-- 2 files changed, 12 insertions(+), 2 deletions(-) diff --git a/drivers/hwtracing/coresight/coresight-etm-perf.c b/drivers/hwtracing/coresight/coresight-etm-perf.c index 5ca6278baff4..09f75dffae60 100644 --- a/drivers/hwtracing/coresight/coresight-etm-perf.c +++ b/drivers/hwtracing/coresight/coresight-etm-perf.c @@ -68,6 +68,7 @@ PMU_FORMAT_ATTR(preset, "config:0-3"); PMU_FORMAT_ATTR(sinkid, "config2:0-31"); /* config ID - set if a system configuration is selected */ PMU_FORMAT_ATTR(configid, "config2:32-63"); +PMU_FORMAT_ATTR(cc_threshold, "config3:0-11"); /* @@ -101,6 +102,7 @@ static struct attribute *etm_config_formats_attr[] = { &format_attr_preset.attr, &format_attr_configid.attr, &format_attr_branch_broadcast.attr, + &format_attr_cc_threshold.attr, NULL, }; diff --git a/drivers/hwtracing/coresight/coresight-etm4x-core.c b/drivers/hwtracing/coresight/coresight-etm4x-core.c index 1f3d29a639ff..ad28ee044cba 100644 --- a/drivers/hwtracing/coresight/coresight-etm4x-core.c +++ b/drivers/hwtracing/coresight/coresight-etm4x-core.c @@ -644,7 +644,7 @@ static int etm4_parse_event_config(struct coresight_device *csdev, struct etmv4_config *config = &drvdata->config; struct perf_event_attr *attr = &event->attr; unsigned long cfg_hash; - int preset; + int preset, cc_threshold; /* Clear configuration from previous run */ memset(config, 0, sizeof(struct etmv4_config)); @@ -667,7 +667,15 @@ static int etm4_parse_event_config(struct coresight_device *csdev, if (attr->config & BIT(ETM_OPT_CYCACC)) { config->cfg |= TRCCONFIGR_CCI; /* TRM: Must program this for cycacc to work */ - config->ccctlr = ETM_CYC_THRESHOLD_DEFAULT; + cc_threshold = attr->config3 & ETM_CYC_THRESHOLD_MASK; + if (cc_threshold) { + if (cc_threshold < drvdata->ccitmin) + config->ccctlr = drvdata->ccitmin; + else + config->ccctlr = cc_threshold; + } else { + config->ccctlr = ETM_CYC_THRESHOLD_DEFAULT; + } } if (attr->config & BIT(ETM_OPT_TS)) { /* -- 2.25.1