Received: by 2002:a05:7412:1492:b0:e2:908c:2ebd with SMTP id s18csp538696rdh; Tue, 22 Aug 2023 03:45:09 -0700 (PDT) X-Google-Smtp-Source: AGHT+IEA4ilM1w1fSX9e3Gfk3acrcvBfECZhcW+00z7Pwxhb4E/vgb7O0u6ye+84FVoGzw0yqBQ5 X-Received: by 2002:a05:6a20:f39d:b0:131:c760:2a0b with SMTP id qr29-20020a056a20f39d00b00131c7602a0bmr9909085pzb.52.1692701109470; Tue, 22 Aug 2023 03:45:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1692701109; cv=none; d=google.com; s=arc-20160816; b=LUFFk06NeX2yyRqDbAuEiMPkjdSKpbFb8Kn4BZjEUXN6mdgRq3QoI4F7MDzW4DUci0 sWji48A+vjrfLNS9JHhpk7IZA6h77RDzof7fuTrh49vzbb7TAWIUBmidmGwO/4CcFvKL sx4/hTmjJ1QyhFK8ncvzfyQ6TlSJ8Sh35WqLMsvWFBTE0aasa3qA6adon1sz5O5zbog3 EjpGMprabABYDbVGdXdhvm47Eft872qvW/k7Jq7qAqyRI+o3yAJmHPfIx3jUdU0MCmhE bG1CKMjecXnVnYHloXc+FB3Ulqx1WQU8caPoKtci1Ab+K0OUx4bSWLdfcqv/v+SzCu7Y 3ryg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date; bh=jjaHNmYW5TL7ZXturr+NDAt2iRGD7Q55Zuut4Ev8Uzg=; fh=IZwPP/RIm2pQE3Ba1D1mFlR9SD6PEA1hvHjvl7Dn7qA=; b=f+zCafOXsJIfBGSOISgA0KVeCZWICGWy4KF/ISQKR65784g6Mty4G0g/4mNcmYZWzt Wgz6aBPElOGJIIdH1xmJmCZeosHGeXKiOGC/qGK1ws7wjGUEtCzOK0xCkuXZMTulZpr/ Bn8QakTvnoXYR3F/wXfGGCh76RPJbFESt49LbItSfRAVo5L76eEFMXTPvbZ/pP10LgtS Bd61ySJnsivm42WZg21bbH8OPJ2JCgXw4flQw7IRkHZTU5u5VSPY2KPvILs4bo26rTRN 14IEvK25FGKcl55lsu3GU7Jt9m6guJthmMHRBHC59ddLRF095S1ZvLChQLveM4YNNt+H BrJw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j14-20020a170903024e00b001bbc138af15si9175365plh.157.2023.08.22.03.44.49; Tue, 22 Aug 2023 03:45:09 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234530AbjHVJ5f (ORCPT + 99 others); Tue, 22 Aug 2023 05:57:35 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36060 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231879AbjHVJ5d (ORCPT ); Tue, 22 Aug 2023 05:57:33 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id A74711A1; Tue, 22 Aug 2023 02:57:30 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 1A99B11FB; Tue, 22 Aug 2023 02:58:11 -0700 (PDT) Received: from donnerap.manchester.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.121.207.14]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 733743F64C; Tue, 22 Aug 2023 02:57:27 -0700 (PDT) Date: Tue, 22 Aug 2023 10:57:24 +0100 From: Andre Przywara To: Aleksandr Shubin Cc: linux-kernel@vger.kernel.org, Thierry Reding , Uwe =?UTF-8?B?S2xlaW5lLUvDtm5pZw==?= , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Chen-Yu Tsai , Jernej Skrabec , Samuel Holland , Paul Walmsley , Palmer Dabbelt , Albert Ou , Philipp Zabel , Cristian Ciocaltea , Greg Kroah-Hartman , linux-pwm@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-sunxi@lists.linux.dev, linux-riscv@lists.infradead.org Subject: Re: [PATCH v5 2/3] pwm: Add Allwinner's D1/T113-S3/R329 SoCs PWM support Message-ID: <20230822105724.23ba2215@donnerap.manchester.arm.com> In-Reply-To: <20230814133238.741950-3-privatesub2@gmail.com> References: <20230814133238.741950-1-privatesub2@gmail.com> <20230814133238.741950-3-privatesub2@gmail.com> Organization: ARM X-Mailer: Claws Mail 3.18.0 (GTK+ 2.24.32; aarch64-unknown-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_NONE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, 14 Aug 2023 16:32:17 +0300 Aleksandr Shubin wrote: Hi, > Allwinner's D1, T113-S3 and R329 SoCs have a quite different PWM > controllers with ones supported by pwm-sun4i driver. > > This patch adds a PWM controller driver for Allwinner's D1, > T113-S3 and R329 SoCs. The main difference between these SoCs > is the number of channels defined by the DT property. > > Signed-off-by: Aleksandr Shubin > --- > drivers/pwm/Kconfig | 10 ++ > drivers/pwm/Makefile | 1 + > drivers/pwm/pwm-sun20i.c | 323 +++++++++++++++++++++++++++++++++++++++ > 3 files changed, 334 insertions(+) > create mode 100644 drivers/pwm/pwm-sun20i.c > > diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig > index 8df861b1f4a3..05c48a36969e 100644 > --- a/drivers/pwm/Kconfig > +++ b/drivers/pwm/Kconfig > @@ -594,6 +594,16 @@ config PWM_SUN4I > To compile this driver as a module, choose M here: the module > will be called pwm-sun4i. > > +config PWM_SUN20I > + tristate "Allwinner D1/T113s/R329 PWM support" > + depends on ARCH_SUNXI || COMPILE_TEST > + depends on COMMON_CLK > + help > + Generic PWM framework driver for Allwinner D1/T113s/R329 SoCs. > + > + To compile this driver as a module, choose M here: the module > + will be called pwm-sun20i. > + > config PWM_SUNPLUS > tristate "Sunplus PWM support" > depends on ARCH_SUNPLUS || COMPILE_TEST > diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile > index 19899b912e00..cea872e22c78 100644 > --- a/drivers/pwm/Makefile > +++ b/drivers/pwm/Makefile > @@ -55,6 +55,7 @@ obj-$(CONFIG_PWM_STM32) += pwm-stm32.o > obj-$(CONFIG_PWM_STM32_LP) += pwm-stm32-lp.o > obj-$(CONFIG_PWM_STMPE) += pwm-stmpe.o > obj-$(CONFIG_PWM_SUN4I) += pwm-sun4i.o > +obj-$(CONFIG_PWM_SUN20I) += pwm-sun20i.o > obj-$(CONFIG_PWM_SUNPLUS) += pwm-sunplus.o > obj-$(CONFIG_PWM_TEGRA) += pwm-tegra.o > obj-$(CONFIG_PWM_TIECAP) += pwm-tiecap.o > diff --git a/drivers/pwm/pwm-sun20i.c b/drivers/pwm/pwm-sun20i.c > new file mode 100644 > index 000000000000..0475bb30e01d > --- /dev/null > +++ b/drivers/pwm/pwm-sun20i.c > @@ -0,0 +1,323 @@ > +// SPDX-License-Identifier: GPL-2.0 > +/* > + * PWM Controller Driver for sunxi platforms (D1, T113-S3 and R329) > + * > + * Limitations: > + * - When the parameters change, current running period will not be completed > + * and run new settings immediately. > + * - It output HIGH-Z state when PWM channel disabled. > + * > + * Copyright (c) 2023 Aleksandr Shubin > + */ > + > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > + > +#define PWM_CLK_CFG(chan) (0x20 + (((chan) >> 1) * 0x4)) > +#define PWM_CLK_CFG_SRC GENMASK(8, 7) > +#define PWM_CLK_CFG_DIV_M GENMASK(3, 0) > + > +#define PWM_CLK_GATE 0x40 > +#define PWM_CLK_GATE_BYPASS(chan) BIT((chan) - 16) > +#define PWM_CLK_GATE_GATING(chan) BIT(chan) > + > +#define PWM_ENABLE 0x80 > +#define PWM_ENABLE_EN(chan) BIT(chan) > + > +#define PWM_CTL(chan) (0x100 + (chan) * 0x20) > +#define PWM_CTL_ACT_STA BIT(8) > +#define PWM_CTL_PRESCAL_K GENMASK(7, 0) > + > +#define PWM_PERIOD(chan) (0x104 + (chan) * 0x20) > +#define PWM_PERIOD_ENTIRE_CYCLE GENMASK(31, 16) > +#define PWM_PERIOD_ACT_CYCLE GENMASK(15, 0) > + > +#define PWM_MAGIC (255 * 65535 + 2 * 65534 + 1) > + > +struct sun20i_pwm_chip { > + struct clk *clk_bus, *clk_hosc; As mentioned in the binding patch, we should not mix the bus clock (which controls the register access itself) and the APB0 clock, as a possible PWM clock source, even if one happens to be the gated version of the other. They are conceptually two different clocks. For the bus clock, we just need a clk_prepare_enable() in _probe(), and clk_disable_unprepare in _remove(). So you should add a clk_abp0 pointer here and use that instead of clk_bus throughout the driver. Cheers, Andre > + struct reset_control *rst; > + struct pwm_chip chip; > + void __iomem *base; > + /* Mutex to protect pwm apply state */ > + struct mutex mutex; > +}; > + > +static inline struct sun20i_pwm_chip *to_sun20i_pwm_chip(struct pwm_chip *chip) > +{ > + return container_of(chip, struct sun20i_pwm_chip, chip); > +} > + > +static inline u32 sun20i_pwm_readl(struct sun20i_pwm_chip *chip, > + unsigned long offset) > +{ > + return readl(chip->base + offset); > +} > + > +static inline void sun20i_pwm_writel(struct sun20i_pwm_chip *chip, > + u32 val, unsigned long offset) > +{ > + writel(val, chip->base + offset); > +} > + > +static int sun20i_pwm_get_state(struct pwm_chip *chip, > + struct pwm_device *pwm, > + struct pwm_state *state) > +{ > + struct sun20i_pwm_chip *sun20i_chip = to_sun20i_pwm_chip(chip); > + u16 ent_cycle, act_cycle, prescal; > + u64 clk_rate, tmp; > + u8 div_id; > + u32 val; > + > + mutex_lock(&sun20i_chip->mutex); > + > + val = sun20i_pwm_readl(sun20i_chip, PWM_CLK_CFG(pwm->hwpwm)); > + div_id = FIELD_GET(PWM_CLK_CFG_DIV_M, val); > + if (FIELD_GET(PWM_CLK_CFG_SRC, val) == 0) > + clk_rate = clk_get_rate(sun20i_chip->clk_hosc); > + else > + clk_rate = clk_get_rate(sun20i_chip->clk_bus); > + > + val = sun20i_pwm_readl(sun20i_chip, PWM_CTL(pwm->hwpwm)); > + state->polarity = (PWM_CTL_ACT_STA & val) ? PWM_POLARITY_NORMAL : PWM_POLARITY_INVERSED; > + > + prescal = FIELD_GET(PWM_CTL_PRESCAL_K, val) + 1; > + > + val = sun20i_pwm_readl(sun20i_chip, PWM_ENABLE); > + state->enabled = (PWM_ENABLE_EN(pwm->hwpwm) & val) ? true : false; > + > + val = sun20i_pwm_readl(sun20i_chip, PWM_PERIOD(pwm->hwpwm)); > + act_cycle = FIELD_GET(PWM_PERIOD_ACT_CYCLE, val); > + ent_cycle = FIELD_GET(PWM_PERIOD_ENTIRE_CYCLE, val); > + > + /* > + * The duration of the active phase should not be longer > + * than the duration of the period > + */ > + if (act_cycle > ent_cycle) > + act_cycle = ent_cycle; > + > + tmp = ((u64)(act_cycle) * prescal << div_id) * NSEC_PER_SEC; > + state->duty_cycle = DIV_ROUND_UP_ULL(tmp, clk_rate); > + tmp = ((u64)(ent_cycle) * prescal << div_id) * NSEC_PER_SEC; > + state->period = DIV_ROUND_UP_ULL(tmp, clk_rate); > + mutex_unlock(&sun20i_chip->mutex); > + > + return 0; > +} > + > +static int sun20i_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, > + const struct pwm_state *state) > +{ > + struct sun20i_pwm_chip *sun20i_chip = to_sun20i_pwm_chip(chip); > + u32 clk_gate, clk_cfg, pwm_en, ctl, period; > + u64 bus_rate, hosc_rate, clk_div, val; > + u32 prescaler, div_m; > + bool use_bus_clk; > + int ret = 0; > + > + mutex_lock(&sun20i_chip->mutex); > + > + pwm_en = sun20i_pwm_readl(sun20i_chip, PWM_ENABLE); > + > + if (state->enabled != pwm->state.enabled) > + clk_gate = sun20i_pwm_readl(sun20i_chip, PWM_CLK_GATE); > + > + if (state->enabled != pwm->state.enabled && !state->enabled) { > + clk_gate &= ~PWM_CLK_GATE_GATING(pwm->hwpwm); > + pwm_en &= ~PWM_ENABLE_EN(pwm->hwpwm); > + sun20i_pwm_writel(sun20i_chip, pwm_en, PWM_ENABLE); > + sun20i_pwm_writel(sun20i_chip, clk_gate, PWM_CLK_GATE); > + } > + > + if (state->polarity != pwm->state.polarity || > + state->duty_cycle != pwm->state.duty_cycle || > + state->period != pwm->state.period) { > + ctl = sun20i_pwm_readl(sun20i_chip, PWM_CTL(pwm->hwpwm)); > + clk_cfg = sun20i_pwm_readl(sun20i_chip, PWM_CLK_CFG(pwm->hwpwm)); > + hosc_rate = clk_get_rate(sun20i_chip->clk_hosc); > + bus_rate = clk_get_rate(sun20i_chip->clk_bus); > + if (pwm_en & PWM_ENABLE_EN(pwm->hwpwm ^ 1)) { > + /* if the neighbor channel is enable, check period only */ > + use_bus_clk = FIELD_GET(PWM_CLK_CFG_SRC, clk_cfg) != 0; > + val = state->period * (use_bus_clk ? bus_rate : hosc_rate); > + do_div(val, NSEC_PER_SEC); > + > + div_m = FIELD_GET(PWM_CLK_CFG_DIV_M, clk_cfg); > + } else { > + /* check period and select clock source */ > + use_bus_clk = false; > + val = state->period * hosc_rate; > + do_div(val, NSEC_PER_SEC); > + if (val <= 1) { > + use_bus_clk = true; > + val = state->period * bus_rate; > + do_div(val, NSEC_PER_SEC); > + if (val <= 1) { > + ret = -EINVAL; > + goto unlock_mutex; > + } > + } > + div_m = fls(DIV_ROUND_DOWN_ULL(val, PWM_MAGIC)); > + if (div_m >= 9) { > + ret = -EINVAL; > + goto unlock_mutex; > + } > + > + /* set up the CLK_DIV_M and clock CLK_SRC */ > + clk_cfg = FIELD_PREP(PWM_CLK_CFG_DIV_M, div_m); > + clk_cfg |= FIELD_PREP(PWM_CLK_CFG_SRC, use_bus_clk); > + > + sun20i_pwm_writel(sun20i_chip, clk_cfg, PWM_CLK_CFG(pwm->hwpwm)); > + } > + > + /* calculate prescaler, PWM entire cycle */ > + clk_div = val >> div_m; > + if (clk_div <= 65534) { > + prescaler = 0; > + } else { > + prescaler = DIV_ROUND_UP_ULL(clk_div - 65534, 65535); > + if (prescaler >= 256) { > + ret = -EINVAL; > + goto unlock_mutex; > + } > + do_div(clk_div, prescaler + 1); > + } > + > + period = FIELD_PREP(PWM_PERIOD_ENTIRE_CYCLE, clk_div); > + > + /* set duty cycle */ > + val = state->duty_cycle * (use_bus_clk ? bus_rate : hosc_rate); > + do_div(val, NSEC_PER_SEC); > + clk_div = val >> div_m; > + do_div(clk_div, prescaler + 1); > + > + /* > + * The formula of the output period and the duty-cycle for PWM are as follows. > + * T period = (PWM01_CLK / PWM0_PRESCALE_K)^-1 * (PPR0.PWM_ENTIRE_CYCLE + 1) > + * T high-level = (PWM01_CLK / PWM0_PRESCALE_K)^-1 * PPR0.PWM_ACT_CYCLE > + * Duty-cycle = T high-level / T period > + * In accordance with this formula, in order to set the duty-cycle to 100%, > + * it is necessary that PWM_ACT_CYCLE >= PWM_ENTIRE_CYCLE + 1 > + */ > + if (state->duty_cycle == state->period) > + clk_div++; > + period |= FIELD_PREP(PWM_PERIOD_ACT_CYCLE, clk_div); > + sun20i_pwm_writel(sun20i_chip, period, PWM_PERIOD(pwm->hwpwm)); > + > + ctl = FIELD_PREP(PWM_CTL_PRESCAL_K, prescaler); > + if (state->polarity == PWM_POLARITY_NORMAL) > + ctl |= PWM_CTL_ACT_STA; > + > + sun20i_pwm_writel(sun20i_chip, ctl, PWM_CTL(pwm->hwpwm)); > + } > + > + if (state->enabled != pwm->state.enabled && state->enabled) { > + clk_gate &= ~PWM_CLK_GATE_BYPASS(pwm->hwpwm); > + clk_gate |= PWM_CLK_GATE_GATING(pwm->hwpwm); > + pwm_en |= PWM_ENABLE_EN(pwm->hwpwm); > + sun20i_pwm_writel(sun20i_chip, pwm_en, PWM_ENABLE); > + sun20i_pwm_writel(sun20i_chip, clk_gate, PWM_CLK_GATE); > + } > + > +unlock_mutex: > + mutex_unlock(&sun20i_chip->mutex); > + > + return ret; > +} > + > +static const struct pwm_ops sun20i_pwm_ops = { > + .get_state = sun20i_pwm_get_state, > + .apply = sun20i_pwm_apply, > + .owner = THIS_MODULE, > +}; > + > +static const struct of_device_id sun20i_pwm_dt_ids[] = { > + { .compatible = "allwinner,sun20i-d1-pwm" }, > + { }, > +}; > +MODULE_DEVICE_TABLE(of, sun20i_pwm_dt_ids); > + > +static int sun20i_pwm_probe(struct platform_device *pdev) > +{ > + struct sun20i_pwm_chip *sun20i_chip; > + int ret; > + > + sun20i_chip = devm_kzalloc(&pdev->dev, sizeof(*sun20i_chip), GFP_KERNEL); > + if (!sun20i_chip) > + return -ENOMEM; > + > + sun20i_chip->base = devm_platform_ioremap_resource(pdev, 0); > + if (IS_ERR(sun20i_chip->base)) > + return PTR_ERR(sun20i_chip->base); > + > + sun20i_chip->clk_bus = devm_clk_get_enabled(&pdev->dev, "bus"); > + if (IS_ERR(sun20i_chip->clk_bus)) > + return dev_err_probe(&pdev->dev, PTR_ERR(sun20i_chip->clk_bus), > + "failed to get bus clock\n"); > + > + sun20i_chip->clk_hosc = devm_clk_get_enabled(&pdev->dev, "hosc"); > + if (IS_ERR(sun20i_chip->clk_hosc)) > + return dev_err_probe(&pdev->dev, PTR_ERR(sun20i_chip->clk_hosc), > + "failed to get hosc clock\n"); > + > + sun20i_chip->rst = devm_reset_control_get_exclusive(&pdev->dev, NULL); > + if (IS_ERR(sun20i_chip->rst)) > + return dev_err_probe(&pdev->dev, PTR_ERR(sun20i_chip->rst), > + "failed to get bus reset\n"); > + > + ret = of_property_read_u32(pdev->dev.of_node, "allwinner,pwm-channels", > + &sun20i_chip->chip.npwm); > + if (ret) > + sun20i_chip->chip.npwm = 8; > + > + /* Deassert reset */ > + ret = reset_control_deassert(sun20i_chip->rst); > + if (ret) > + return dev_err_probe(&pdev->dev, ret, "failed to deassert reset\n"); > + > + sun20i_chip->chip.dev = &pdev->dev; > + sun20i_chip->chip.ops = &sun20i_pwm_ops; > + > + mutex_init(&sun20i_chip->mutex); > + > + ret = pwmchip_add(&sun20i_chip->chip); > + if (ret < 0) { > + reset_control_assert(sun20i_chip->rst); > + return dev_err_probe(&pdev->dev, ret, "failed to add PWM chip\n"); > + } > + > + platform_set_drvdata(pdev, sun20i_chip); > + > + return 0; > +} > + > +static void sun20i_pwm_remove(struct platform_device *pdev) > +{ > + struct sun20i_pwm_chip *sun20i_chip = platform_get_drvdata(pdev); > + > + pwmchip_remove(&sun20i_chip->chip); > + > + reset_control_assert(sun20i_chip->rst); > +} > + > +static struct platform_driver sun20i_pwm_driver = { > + .driver = { > + .name = "sun20i-pwm", > + .of_match_table = sun20i_pwm_dt_ids, > + }, > + .probe = sun20i_pwm_probe, > + .remove_new = sun20i_pwm_remove, > +}; > +module_platform_driver(sun20i_pwm_driver); > + > +MODULE_AUTHOR("Aleksandr Shubin "); > +MODULE_DESCRIPTION("Allwinner sun20i PWM driver"); > +MODULE_LICENSE("GPL");