Received: by 2002:a05:7412:1492:b0:e2:908c:2ebd with SMTP id s18csp609631rdh; Tue, 22 Aug 2023 05:57:02 -0700 (PDT) X-Google-Smtp-Source: AGHT+IGqQ5jfIT+d+g9zzvCSQDkeqQRycRNwKohCuxBNa0mCS8YVW6egjwujrTJ3NTNNfgEnBGZ5 X-Received: by 2002:a17:902:e54c:b0:1bb:c7bc:ceb4 with SMTP id n12-20020a170902e54c00b001bbc7bcceb4mr9502307plf.60.1692709021569; Tue, 22 Aug 2023 05:57:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1692709021; cv=none; d=google.com; s=arc-20160816; b=f1eH9NxxtsIKCoqaEMezyLjsmniESyH60YaSJ65W9O+Ph7SYYMQh9F3XqQ/doYXcZo Zn2cJM6qmwPbCN8m/dNBKJnA7PrO9ssfAzkVgaoWcME78vw9xZQo+9qcKMebOFwNyRu6 8g541eYJTRbHEwUEAfeY+rjHKEyruruTOZCqKTGg4Otq0St7/KKrhH2uzBshYPrhTwFQ 3iZQnou5OBtIdETivFaTaJn/ejUYVy2GrC+UBoa8kYQDQi6P49HJ2m1trBed07u96bgI aqMhnsDGoH/CorSPk4J1GvpgbDea3vq0UZkXVXdJBNuVBX/nOepvVKI6xsJe0L2RnlYp mS3g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date; bh=DgI1fzW/lNvuwgqiPpEeixHOdBPMPlJt4vW3owHSa44=; fh=AIpE/h/cfszrhMEBML1Zd9XB0xPSW/xnEQYjc7PwwKM=; b=IaeQWrtr6OdLr/X4FLw3f84eoNFY0NVZZv5b7dqshWhO4icm75CdHDFwMG9rMqW0tz Mj2K+1nEasAxG+3Gs3qsdgFcSdL7/wDiQ8mkqvZ7ke/o6k8K2bgPa8LY3WnM7Kxhcd/h i7uTNE3DKA5/hNHK/Wc6wLw6g98aZaL76DeyvfSf/zdRb2bqqgekiOBwt9dKU0BLcY5S +GMttY+xsBLUmyhp5GkQpVOj8VkQqqFPMjpQgQzLNuieVSlomHKf5gKpdUEoGwwsF6S6 LdPZrCaL23Y1UdaxoVPQ7xKeLUjPcMvZqRv3gBIx8DrC9GaGk/jS39Qzh+4iUKYEEfkb qDcQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z1-20020a170903018100b001bc162f3318si9478406plg.640.2023.08.22.05.56.48; Tue, 22 Aug 2023 05:57:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234486AbjHVJtE (ORCPT + 99 others); Tue, 22 Aug 2023 05:49:04 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45954 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234398AbjHVJtD (ORCPT ); Tue, 22 Aug 2023 05:49:03 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 27B8F1A1; Tue, 22 Aug 2023 02:49:00 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id A5BD011FB; Tue, 22 Aug 2023 02:49:40 -0700 (PDT) Received: from donnerap.manchester.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.121.207.14]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 54A3B3F64C; Tue, 22 Aug 2023 02:48:57 -0700 (PDT) Date: Tue, 22 Aug 2023 10:48:54 +0100 From: Andre Przywara To: Aleksandr Shubin Cc: linux-kernel@vger.kernel.org, Thierry Reding , Uwe =?UTF-8?B?S2xlaW5lLUvDtm5pZw==?= , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Chen-Yu Tsai , Jernej Skrabec , Samuel Holland , Paul Walmsley , Palmer Dabbelt , Albert Ou , Philipp Zabel , Cristian Ciocaltea , linux-pwm@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-sunxi@lists.linux.dev, linux-riscv@lists.infradead.org Subject: Re: [PATCH v5 1/3] dt-bindings: pwm: Add binding for Allwinner D1/T113-S3/R329 PWM controller Message-ID: <20230822104854.1fa5f1aa@donnerap.manchester.arm.com> In-Reply-To: <20230814133238.741950-2-privatesub2@gmail.com> References: <20230814133238.741950-1-privatesub2@gmail.com> <20230814133238.741950-2-privatesub2@gmail.com> Organization: ARM X-Mailer: Claws Mail 3.18.0 (GTK+ 2.24.32; aarch64-unknown-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_NONE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, 14 Aug 2023 16:32:16 +0300 Aleksandr Shubin wrote: Hi Aleksandr, > Allwinner's D1, T113-S3 and R329 SoCs have a new pwm > controller witch is different from the previous pwm-sun4i. > > The D1 and T113 are identical in terms of peripherals, > they differ only in the architecture of the CPU core, and > even share the majority of their DT. Because of that, > using the same compatible makes sense. > The R329 is a different SoC though, and should have > a different compatible string added, especially as there > is a difference in the number of channels. > > D1 and T113s SoCs have one PWM controller with 8 channels. > R329 SoC has two PWM controllers in both power domains, one of > them has 9 channels (CPUX one) and the other has 6 (CPUS one). > > Add a device tree binding for them. > > Signed-off-by: Aleksandr Shubin > --- > .../bindings/pwm/allwinner,sun20i-pwm.yaml | 85 +++++++++++++++++++ > 1 file changed, 85 insertions(+) > create mode 100644 Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > new file mode 100644 > index 000000000000..9512d4bed322 > --- /dev/null > +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > @@ -0,0 +1,85 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Allwinner D1, T113-S3 and R329 PWM > + > +maintainers: > + - Aleksandr Shubin > + > +properties: > + compatible: > + oneOf: > + - const: allwinner,sun20i-d1-pwm > + - items: > + - const: allwinner,sun20i-r329-pwm > + - const: allwinner,sun20i-d1-pwm > + > + reg: > + maxItems: 1 > + > + "#pwm-cells": > + const: 3 > + > + clocks: > + items: > + - description: 24 MHz oscillator > + - description: Bus Clock The manual tells me that the new PWMs can also use APB0 as the input clock, which (finally!) allows PWM frequencies above 24 MHz. So we should have an explicit reference to that clock - even if the bus clock happens to be gated version of APB0. Cheers, Andre > + > + clock-names: > + items: > + - const: hosc > + - const: bus > + > + resets: > + maxItems: 1 > + > + allwinner,pwm-channels: > + $ref: /schemas/types.yaml#/definitions/uint32 > + description: The number of PWM channels configured for this instance > + enum: [6, 9] > + > +allOf: > + - $ref: pwm.yaml# > + > + - if: > + properties: > + compatible: > + contains: > + const: allwinner,sun20i-r329-pwm > + > + then: > + required: > + - allwinner,pwm-channels > + > + else: > + properties: > + allwinner,pwm-channels: false > + > +unevaluatedProperties: false > + > +required: > + - compatible > + - reg > + - "#pwm-cells" > + - clocks > + - clock-names > + - resets > + > +examples: > + - | > + #include > + #include > + > + pwm: pwm@2000c00 { > + compatible = "allwinner,sun20i-d1-pwm"; > + reg = <0x02000c00 0x400>; > + clocks = <&dcxo>, <&ccu CLK_BUS_PWM>; > + clock-names = "hosc", "bus"; > + resets = <&ccu RST_BUS_PWM>; > + #pwm-cells = <0x3>; > + }; > + > +...