Received: by 2002:a05:7412:31a9:b0:e2:908c:2ebd with SMTP id et41csp3775811rdb; Thu, 14 Sep 2023 02:08:07 -0700 (PDT) X-Google-Smtp-Source: AGHT+IEQFcxh5u42jnM95FXuWY3XabtcfajyUGxMHlDrwZ44UktEPMEpT15khWuw5VIIAQHbDs7/ X-Received: by 2002:a17:902:8210:b0:1b8:6cae:4400 with SMTP id x16-20020a170902821000b001b86cae4400mr4527573pln.37.1694682486972; Thu, 14 Sep 2023 02:08:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1694682486; cv=none; d=google.com; s=arc-20160816; b=IojHaKulx6G9INe77iYCSjpPzS833D23s+yAa+otizY5HpKC2ERWIeDObsw6JTSpiO whrUI1NMERzs8a/FI7jzuOKPeA6ICYoxV9gq/bBr/AOTg2leJ+eyBMISzEfPC9AvYWtZ 55urerbZwg4EnXfiZcwo4OOhWXxdrJlbupjzOS+CK6Q/6XDUEwqe2e8bD/W84l1bFwuq lkgBuObjxDgMzVXDP7vJMql/td3eq2zCanP/qvjBb3UFhRZThCTsAcLTYvmOaVZpyGVv 0woYDPbNAmDPi7P16mSZFDO1+Fv/fy8K51DJrPxyKXAbJMwcGaAi5xEseMvxhVrg85vr oKCg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=xG97vMcGypvclr6yOfUWfM/r9FH+1JlNHHDd3KQor8o=; fh=jqCbnajAXgJ+s7A1aA7DOHJD13/+EpD442pw8d+Ofss=; b=UoBF7epaauRO0FE4CEEq+L2kN0Nq25ocTnTZ70tJt5rVVSX+fG6Nr6PGQSulYKoaa6 JYnxYW4y557k9ZkECks983+n07355hyYm426WifsMjt7gaUq3ZZhWUSybr1VrxenihCd lwC3t97EiUU65MS6ZKQMAyQw1kh9iDLucvCS2snRvyrLwsEpY+y5PJ0n3vUSDVHERlw3 OeCi97dlejvR9MNRacpT/Emrnn+VK4EksBCLxH29sFhMcXNaMpbvVjlkIcIjjP1NNH6N wwjv2tIzdrz0jebyooK8fnYwnrjqnm6op7qkD/T+E2H/DsvJlO3Vb8LP9TmwYptkA4Yw 1ySw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=SczUTbFp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from groat.vger.email (groat.vger.email. [23.128.96.35]) by mx.google.com with ESMTPS id h12-20020a170902f54c00b001b9ea0f0e8esi1379595plf.650.2023.09.14.02.08.06 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 14 Sep 2023 02:08:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) client-ip=23.128.96.35; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=SczUTbFp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by groat.vger.email (Postfix) with ESMTP id 2D72D83271D8; Wed, 13 Sep 2023 22:19:36 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at groat.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234979AbjINFTX (ORCPT + 99 others); Thu, 14 Sep 2023 01:19:23 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49152 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234743AbjINFTQ (ORCPT ); Thu, 14 Sep 2023 01:19:16 -0400 Received: from mgamail.intel.com (mgamail.intel.com [134.134.136.65]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B79DE1BCD; Wed, 13 Sep 2023 22:19:12 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1694668752; x=1726204752; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=9qsPaAmdkqHl0KD85EKfAfnheAb+UY4gBzEbjksg7Tw=; b=SczUTbFpdSiIBeQ8EkTE3CLK1mf+C2zzlUskLe2U8eiC8iYWPpWJzCcC EtwodrQMp1Yxs/B78WEWIfeNPAJsxDuJMxJB4RKKbUafWIVN9RSC0IJjy K0INVTwXkQ1gYvHk3IDtbats/pNTCli09KiubFlk5yDZT/dROIfxKrvP5 iYyYF4KUyYR2ouTzOxwxHdN7RSTgQaUC7DT5piTEXq8sxKGeY+CiUEM+N 0LE205WZ/B58LzABryWOYBR3s3HhuoNMFTyXnzk6ZWkQPL3Tk/vBnnoeu Gl6M3zZuF9+M4Hqs1e4X6xO/QEr57koQhMYQ6a3vFMhCx05PAyRRmg7yx g==; X-IronPort-AV: E=McAfee;i="6600,9927,10832"; a="382661105" X-IronPort-AV: E=Sophos;i="6.02,145,1688454000"; d="scan'208";a="382661105" Received: from orsmga001.jf.intel.com ([10.7.209.18]) by orsmga103.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 13 Sep 2023 22:17:30 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10832"; a="779488743" X-IronPort-AV: E=Sophos;i="6.02,145,1688454000"; d="scan'208";a="779488743" Received: from unknown (HELO fred..) ([172.25.112.68]) by orsmga001.jf.intel.com with ESMTP; 13 Sep 2023 22:17:30 -0700 From: Xin Li To: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-edac@vger.kernel.org, linux-hyperv@vger.kernel.org, kvm@vger.kernel.org, xen-devel@lists.xenproject.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, x86@kernel.org, hpa@zytor.com, luto@kernel.org, pbonzini@redhat.com, seanjc@google.com, peterz@infradead.org, jgross@suse.com, ravi.v.shankar@intel.com, mhiramat@kernel.org, andrew.cooper3@citrix.com, jiangshanlai@gmail.com Subject: [PATCH v10 03/38] x86/msr: Add the WRMSRNS instruction support Date: Wed, 13 Sep 2023 21:47:30 -0700 Message-Id: <20230914044805.301390-4-xin3.li@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230914044805.301390-1-xin3.li@intel.com> References: <20230914044805.301390-1-xin3.li@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (groat.vger.email [0.0.0.0]); Wed, 13 Sep 2023 22:19:36 -0700 (PDT) X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on groat.vger.email Add an always inline API __wrmsrns() to embed the WRMSRNS instruction into the code. Tested-by: Shan Kang Signed-off-by: Xin Li --- arch/x86/include/asm/msr.h | 18 ++++++++++++++++++ 1 file changed, 18 insertions(+) diff --git a/arch/x86/include/asm/msr.h b/arch/x86/include/asm/msr.h index 65ec1965cd28..c284ff9ebe67 100644 --- a/arch/x86/include/asm/msr.h +++ b/arch/x86/include/asm/msr.h @@ -97,6 +97,19 @@ static __always_inline void __wrmsr(unsigned int msr, u32 low, u32 high) : : "c" (msr), "a"(low), "d" (high) : "memory"); } +/* + * WRMSRNS behaves exactly like WRMSR with the only difference being + * that it is not a serializing instruction by default. + */ +static __always_inline void __wrmsrns(u32 msr, u32 low, u32 high) +{ + /* Instruction opcode for WRMSRNS; supported in binutils >= 2.40. */ + asm volatile("1: .byte 0x0f,0x01,0xc6\n" + "2:\n" + _ASM_EXTABLE_TYPE(1b, 2b, EX_TYPE_WRMSR) + : : "c" (msr), "a"(low), "d" (high)); +} + #define native_rdmsr(msr, val1, val2) \ do { \ u64 __val = __rdmsr((msr)); \ @@ -297,6 +310,11 @@ do { \ #endif /* !CONFIG_PARAVIRT_XXL */ +static __always_inline void wrmsrns(u32 msr, u64 val) +{ + __wrmsrns(msr, val, val >> 32); +} + /* * 64-bit version of wrmsr_safe(): */ -- 2.34.1