Received: by 2002:a05:7412:31a9:b0:e2:908c:2ebd with SMTP id et41csp4058636rdb; Thu, 14 Sep 2023 10:25:45 -0700 (PDT) X-Google-Smtp-Source: AGHT+IEGLxPLApQasTYJUa0wyCq8dLE5wyZoS59RnecMUreTBVwjWYyQK14aqvibNBuLMa8LMEpr X-Received: by 2002:a17:90a:b796:b0:268:1b60:5031 with SMTP id m22-20020a17090ab79600b002681b605031mr5937977pjr.12.1694712345561; Thu, 14 Sep 2023 10:25:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1694712345; cv=none; d=google.com; s=arc-20160816; b=xrCjP+nEFAnGMg+bijvy42Bao80egDPS7Obi6U8qxC7e8LLh6a+jexSJg+gxE4WlSp xXmo61C1pmzZL5UDwrJsA9Hk9aXhuOVKsbIYWPvES8PSyZGhewWaCIc2TpetzVinbf04 7LDZk414Ay737tZiul9n+rJClvNhiwI8pxXs5zc/BtHx0QShAdkFy9TguMJFa8kRvS4I /ecz5rr4DEAc3HXg9xyQw5T2eTpwga8VDSvx+BjeWB2rpiBk18Zy7KPAm1i0M4lbuAfh udAOj6BeMJN1VLcLljnoAODsQVOspRKkCmGuWo25jPbdlUV+LplkGLOXpY9R5BsMtvyl 6WAw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=bStmCdnZPaaUjC37hwMcN7Ic7X8gyE+ppLnV1fTo4eE=; fh=jqCbnajAXgJ+s7A1aA7DOHJD13/+EpD442pw8d+Ofss=; b=MIWtNlkOX4bXKtbVx7KOnlUa/32vRBh21LEqNTfHpIXZIX4qoKYs7I8YWRvjSNoicf Ni1NgKn5t/WUzpfF7BiPHw/MyWsXTd5Ei3zVEkMgJjREZOmwdr+TEQQainNdOZjk15CV UZlSwyw5aUAfljCYB1auvOWqRkw9YA3KL9FfenM+PnY2MygKdxmbEPMMwctb4lV+7N58 HLmMqHsyB0zXjpLx8BQlT4GrvQR96cL9kc9rKzuxQIolzu/fC0DaBzKQYXhFCcC4u0o8 kUuyBae1fEmpsvXrFFIH28ImEsBfQ1lZyfCo07UGDrX8ZFOPfjTT3oGxDkCmVDsgbbg1 RRUA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=KZqQPGkk; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.34 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from howler.vger.email (howler.vger.email. [23.128.96.34]) by mx.google.com with ESMTPS id gm5-20020a17090b100500b0026d0ab0e8e1si1961506pjb.89.2023.09.14.10.25.45 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 14 Sep 2023 10:25:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.34 as permitted sender) client-ip=23.128.96.34; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=KZqQPGkk; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.34 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by howler.vger.email (Postfix) with ESMTP id 085788514B0B; Wed, 13 Sep 2023 22:20:05 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at howler.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235151AbjINFTz (ORCPT + 99 others); Thu, 14 Sep 2023 01:19:55 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49240 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234917AbjINFTU (ORCPT ); Thu, 14 Sep 2023 01:19:20 -0400 Received: from mgamail.intel.com (mgamail.intel.com [134.134.136.65]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A93231BD4; Wed, 13 Sep 2023 22:19:16 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1694668756; x=1726204756; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=UbhaPnTvbyw+zMdUXnvbzwhVl0YY5km3u8wmvpbx2GQ=; b=KZqQPGkkX+LMy45DL6+idM9zvxnYaUuMQ1vI61vXXT8lGsZRX9RYswLF RVd+HWS1ancI6rrJtazwVVAIrsGoSehEIzpzd9tYZkMfD20NeAoJhN3fg ykwFxHNtcE+ntWAfPloprFUaGjs9fQV3oeAvON6Mk0JQqSl+pvyShiBkx r2JLnyonLadYPNUs/9WFuUgk03nOXWfARHxH0K/nRV7jCPnuZunf4KpNp X7qatFbd5TkrkRXuNOctMvv41/HXSnV2prL5n2wuXvWEnWMS8JSJV5xF3 LQeg90He2ca7nsW5AXtbTRfOjUFEjUipC4F1Flp3D31cIQsdFs8rf8UnK A==; X-IronPort-AV: E=McAfee;i="6600,9927,10832"; a="382661233" X-IronPort-AV: E=Sophos;i="6.02,145,1688454000"; d="scan'208";a="382661233" Received: from orsmga001.jf.intel.com ([10.7.209.18]) by orsmga103.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 13 Sep 2023 22:17:36 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10832"; a="779488777" X-IronPort-AV: E=Sophos;i="6.02,145,1688454000"; d="scan'208";a="779488777" Received: from unknown (HELO fred..) ([172.25.112.68]) by orsmga001.jf.intel.com with ESMTP; 13 Sep 2023 22:17:35 -0700 From: Xin Li To: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-edac@vger.kernel.org, linux-hyperv@vger.kernel.org, kvm@vger.kernel.org, xen-devel@lists.xenproject.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, x86@kernel.org, hpa@zytor.com, luto@kernel.org, pbonzini@redhat.com, seanjc@google.com, peterz@infradead.org, jgross@suse.com, ravi.v.shankar@intel.com, mhiramat@kernel.org, andrew.cooper3@citrix.com, jiangshanlai@gmail.com Subject: [PATCH v10 13/38] x86/cpu: Add X86_CR4_FRED macro Date: Wed, 13 Sep 2023 21:47:40 -0700 Message-Id: <20230914044805.301390-14-xin3.li@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230914044805.301390-1-xin3.li@intel.com> References: <20230914044805.301390-1-xin3.li@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (howler.vger.email [0.0.0.0]); Wed, 13 Sep 2023 22:20:05 -0700 (PDT) From: "H. Peter Anvin (Intel)" Add X86_CR4_FRED macro for the FRED bit in %cr4. This bit must not be changed after initialization, so add it to the pinned CR4 bits. Signed-off-by: H. Peter Anvin (Intel) Tested-by: Shan Kang Signed-off-by: Xin Li --- Changes since v9: * Avoid a type cast by defining X86_CR4_FRED as 0 on 32-bit (Thomas Gleixner). --- arch/x86/include/uapi/asm/processor-flags.h | 7 +++++++ arch/x86/kernel/cpu/common.c | 5 ++--- 2 files changed, 9 insertions(+), 3 deletions(-) diff --git a/arch/x86/include/uapi/asm/processor-flags.h b/arch/x86/include/uapi/asm/processor-flags.h index d898432947ff..f1a4adc78272 100644 --- a/arch/x86/include/uapi/asm/processor-flags.h +++ b/arch/x86/include/uapi/asm/processor-flags.h @@ -139,6 +139,13 @@ #define X86_CR4_LAM_SUP_BIT 28 /* LAM for supervisor pointers */ #define X86_CR4_LAM_SUP _BITUL(X86_CR4_LAM_SUP_BIT) +#ifdef __x86_64__ +#define X86_CR4_FRED_BIT 32 /* enable FRED kernel entry */ +#define X86_CR4_FRED _BITUL(X86_CR4_FRED_BIT) +#else +#define X86_CR4_FRED (0) +#endif + /* * x86-64 Task Priority Register, CR8 */ diff --git a/arch/x86/kernel/cpu/common.c b/arch/x86/kernel/cpu/common.c index 317b4877e9c7..42511209469b 100644 --- a/arch/x86/kernel/cpu/common.c +++ b/arch/x86/kernel/cpu/common.c @@ -400,9 +400,8 @@ static __always_inline void setup_umip(struct cpuinfo_x86 *c) } /* These bits should not change their value after CPU init is finished. */ -static const unsigned long cr4_pinned_mask = - X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP | - X86_CR4_FSGSBASE | X86_CR4_CET; +static const unsigned long cr4_pinned_mask = X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP | + X86_CR4_FSGSBASE | X86_CR4_CET | X86_CR4_FRED; static DEFINE_STATIC_KEY_FALSE_RO(cr_pinning); static unsigned long cr4_pinned_bits __ro_after_init; -- 2.34.1