Received: by 2002:ac8:760c:0:b0:40f:fb00:664b with SMTP id t12csp917538qtq; Thu, 14 Sep 2023 22:20:22 -0700 (PDT) X-Google-Smtp-Source: AGHT+IGQsqNlDyBuG5BzCUMwdoFwtuCUX2CnGABzs6lQm2xEhHB1uP5jDuJq699hGM3Of9DtY7d/ X-Received: by 2002:a05:6a00:2d8c:b0:690:3793:17e5 with SMTP id fb12-20020a056a002d8c00b00690379317e5mr684817pfb.4.1694755222343; Thu, 14 Sep 2023 22:20:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1694755222; cv=none; d=google.com; s=arc-20160816; b=KMcLeWSfSz0bkid02lJEe/nUCPRLgsm29X6io0GjA7GxS7yqm4F81FDtrkPnNHM/to pvZXCC+0VXGsT2yKg8vuWfURh0WpJhKhkwKLQGdIKSPpLoGbzJO05SF56osH2ivmjOv7 iIO1toBVxFn+wHUFNVUL4Q03XWlZq6UOXU0PDvw0J9iWPzOzE0q7frYkD3vLJsTeYHxz dfeYO64gg12++nD0k0zvZINhU7xBtyA2zxO7SLRLFtuTunpTqouV+UDh2+v9C7r8H/A4 dU+Q44RleJEtD7WABTGSIiFvc/3WFEfaIjls7i9EPIYZqDFbbG5auElBBmc2PlMp28N1 yuNA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=/NRzPaREarL9/v67X75hAJw+kk67Wohm3sCzB7ePU2I=; fh=J6jIr4zQ7C+2dedjt84bZIf7pTpHxTiA88jNoeHaVQc=; b=zcBmLxp3wpStI2430kaQlTSa8VnAqU02TbEK8OPrY6hwQIikfCtO9ZIpKRTLG2/cb4 1v0Nrub+m17vYFinw0XjP1QL4+GJirXqM5uq37Eglxcb2wwdahyt6OBBQYh92kwvG440 aRup9F3oHUThoTgahGQhGL0Ft2EjYvxzEKuL8LCW947oUDbWJeyGAu3aBVP3J1qU0+bZ HUxeH4gHGSZqfgRs5t4/JRG58yPZP4onJJS3p9p9ybu5sna2sNvXJshJvPTDJGjhraXi BHV46Jha1LAXRv7sO1OXSWaIB0eJtwllpfuwhYIgRJakIGGfrdjaK38sUfv7wnfCem/Y diLg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=iw1t7dyy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=collabora.com Return-Path: Received: from snail.vger.email (snail.vger.email. [2620:137:e000::3:7]) by mx.google.com with ESMTPS id a19-20020a62e213000000b0068e3fe95d4fsi2583466pfi.273.2023.09.14.22.20.03 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 14 Sep 2023 22:20:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) client-ip=2620:137:e000::3:7; Authentication-Results: mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=iw1t7dyy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=collabora.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id 8EBE2833C672; Thu, 14 Sep 2023 15:39:44 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230108AbjINWjp (ORCPT + 99 others); Thu, 14 Sep 2023 18:39:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57306 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230072AbjINWjo (ORCPT ); Thu, 14 Sep 2023 18:39:44 -0400 Received: from madras.collabora.co.uk (madras.collabora.co.uk [46.235.227.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id C6A4F270B; Thu, 14 Sep 2023 15:39:39 -0700 (PDT) Received: from localhost.localdomain (unknown [IPv6:2a02:8010:65b5:0:1ac0:4dff:feee:236a]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: alarumbe) by madras.collabora.co.uk (Postfix) with ESMTPSA id 0AA916607351; Thu, 14 Sep 2023 23:39:37 +0100 (BST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1694731177; bh=40cxse3JQ9cf/lsBsQtEwOdtU5azU2vw7zoB5H2GdF8=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=iw1t7dyyPeWOPrtXYhtGE6o7KWOaSnTG4yzyAaWVgU8H7ZxXXJdXh/cNAt+VwtliO 3H2Hylj5MDMU6mnVOyO4aVVGnhLSvjuWlv3gc6VVQxSUsZYV1rzvepAEoFH3S5Hr0h lAkGPAGprLJfisWkN/YpMfC5akpbuAJ3h7UeaV+ccyflUWMuW6xmMu2nG4khQqHo83 3lt7zbyTo2UdsXenVJsBfdaAKDJCj8+OKA8ARYFEG1O5lSBkZUVVgr0pOsPpiylvDy c9A8moWa7nuNRb1oX8tCxSjZNq6An1tx4fpcP6ublSAEOBnVwibeGE0IC1G+OYie8v Oe4CS/XDE7M3A== From: =?UTF-8?q?Adri=C3=A1n=20Larumbe?= To: maarten.lankhorst@linux.intel.com, mripard@kernel.org, tzimmermann@suse.de, airlied@gmail.com, daniel@ffwll.ch, robdclark@gmail.com, quic_abhinavk@quicinc.com, dmitry.baryshkov@linaro.org, sean@poorly.run, marijn.suijten@somainline.org, robh@kernel.org, steven.price@arm.com Cc: adrian.larumbe@collabora.com, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, freedreno@lists.freedesktop.org, healych@amazon.com, kernel@collabora.com, Boris Brezillon Subject: [PATCH v5 1/6] drm/panfrost: Add cycle count GPU register definitions Date: Thu, 14 Sep 2023 23:38:39 +0100 Message-ID: <20230914223928.2374933-2-adrian.larumbe@collabora.com> X-Mailer: git-send-email 2.42.0 In-Reply-To: <20230914223928.2374933-1-adrian.larumbe@collabora.com> References: <20230914223928.2374933-1-adrian.larumbe@collabora.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Thu, 14 Sep 2023 15:39:44 -0700 (PDT) These GPU registers will be used when programming the cycle counter, which we need for providing accurate fdinfo drm-cycles values to user space. Signed-off-by: Adrián Larumbe Reviewed-by: Boris Brezillon Reviewed-by: Steven Price --- drivers/gpu/drm/panfrost/panfrost_regs.h | 5 +++++ 1 file changed, 5 insertions(+) diff --git a/drivers/gpu/drm/panfrost/panfrost_regs.h b/drivers/gpu/drm/panfrost/panfrost_regs.h index 919f44ac853d..55ec807550b3 100644 --- a/drivers/gpu/drm/panfrost/panfrost_regs.h +++ b/drivers/gpu/drm/panfrost/panfrost_regs.h @@ -46,6 +46,8 @@ #define GPU_CMD_SOFT_RESET 0x01 #define GPU_CMD_PERFCNT_CLEAR 0x03 #define GPU_CMD_PERFCNT_SAMPLE 0x04 +#define GPU_CMD_CYCLE_COUNT_START 0x05 +#define GPU_CMD_CYCLE_COUNT_STOP 0x06 #define GPU_CMD_CLEAN_CACHES 0x07 #define GPU_CMD_CLEAN_INV_CACHES 0x08 #define GPU_STATUS 0x34 @@ -73,6 +75,9 @@ #define GPU_PRFCNT_TILER_EN 0x74 #define GPU_PRFCNT_MMU_L2_EN 0x7c +#define GPU_CYCLE_COUNT_LO 0x90 +#define GPU_CYCLE_COUNT_HI 0x94 + #define GPU_THREAD_MAX_THREADS 0x0A0 /* (RO) Maximum number of threads per core */ #define GPU_THREAD_MAX_WORKGROUP_SIZE 0x0A4 /* (RO) Maximum workgroup size */ #define GPU_THREAD_MAX_BARRIER_SIZE 0x0A8 /* (RO) Maximum threads waiting at a barrier */ -- 2.42.0