Received: by 2002:a05:7412:31a9:b0:e2:908c:2ebd with SMTP id et41csp4455729rdb; Fri, 15 Sep 2023 02:49:46 -0700 (PDT) X-Google-Smtp-Source: AGHT+IFyn4ATxwQBfDhY/2lDIm8xA2sixKkttGDPW/ByktvjAK6Ebl6sh7Cz9qGhxCHX1zcfnhLg X-Received: by 2002:a17:902:f801:b0:1c3:749f:6a4f with SMTP id ix1-20020a170902f80100b001c3749f6a4fmr919657plb.54.1694771385868; Fri, 15 Sep 2023 02:49:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1694771385; cv=none; d=google.com; s=arc-20160816; b=a15kqHFFAOEpZmwzKuua5Icskjve0Ar5bv0Zhh6fvW17nYu9O84KCrbZf8CdlQr/fA 5qJPnyfKVzNvl5yAsYGDHqhaDzuTC1OrJ2vYHt/pOKtTWSOkL3F7RUcPSKxcMa3s4kbm ng4/fpok9xdLpT5FTat6CZCTuTBZQJORF3peOY86gMMIVQYWH6/M2HnJpXetOw7o+fQr xHNlN2eS4h+V603BtCZDBnOcPo2GxQAJ9V4qqDzEbgDusIncauafmqbBtraTaPS2x7Mg LfpnvbbYtLHJNmKQ7EzuaWbvDuJspCreJhc3CVP8bNixTttSV1ew/2CXKqdJq0OMZMbS yQfA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=pff77Vv05MDizD9KVucOgaMWhA/XvvYRTn/xXZRoSMQ=; fh=1B1+mkCYVeZZz1DAsIIoOA2jU5pSNu/8Q01YDfzUzC8=; b=lMT/W5IqcelttuCUv1K51bt6byIr7TrvEH1Luwvr6w7v3TcF8UsSYHsBIZ+YJ4wJP6 rAdOIUEF0eEpMh/TDlRo8O6ur9OSWGtuCosRFsixiDKn7IeJWiAu5LHnG+BcPqgYdMZV iCoCKC8jj/LgFe9tlrUXFdDwZJ5H0WzDddEvChppQXMGyJOW9wd9l+fZ9RK5ya7dhCZ2 Zstzbo7wcUE9gtXTny+FG1snXQj0Fqxo/K9zr2+DvUxLYsa36xMZvjENWvCSlNBB8EPw UK6U+B7eM9gxaWMw0WqRHxRSvZZ/CQnWCdvxif2y/XU3toCfCDBI47VnzjkIVDSSivUC 7o0A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.38 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from fry.vger.email (fry.vger.email. [23.128.96.38]) by mx.google.com with ESMTPS id l15-20020a170903244f00b001b9eb5d1ea2si3342657pls.198.2023.09.15.02.49.44 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 15 Sep 2023 02:49:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.38 as permitted sender) client-ip=23.128.96.38; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.38 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by fry.vger.email (Postfix) with ESMTP id 8311383821AB; Fri, 15 Sep 2023 02:37:32 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at fry.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233117AbjIOJhZ (ORCPT + 99 others); Fri, 15 Sep 2023 05:37:25 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54396 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233746AbjIOJhV (ORCPT ); Fri, 15 Sep 2023 05:37:21 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 885CA171C; Fri, 15 Sep 2023 02:37:15 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 593541FB; Fri, 15 Sep 2023 02:37:52 -0700 (PDT) Received: from a077893.arm.com (unknown [10.163.62.147]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 7B65B3F67D; Fri, 15 Sep 2023 02:37:11 -0700 (PDT) From: Anshuman Khandual To: linux-arm-kernel@lists.infradead.org, suzuki.poulose@arm.com Cc: Anshuman Khandual , Catalin Marinas , Will Deacon , Mike Leach , James Clark , Leo Yan , Jonathan Corbet , linux-doc@vger.kernel.org, coresight@lists.linaro.org, linux-kernel@vger.kernel.org Subject: [PATCH V5 - RESEND 2/3] coresight: etm: Make cycle count threshold user configurable Date: Fri, 15 Sep 2023 15:06:48 +0530 Message-Id: <20230915093649.435163-3-anshuman.khandual@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20230915093649.435163-1-anshuman.khandual@arm.com> References: <20230915093649.435163-1-anshuman.khandual@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-0.8 required=5.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on fry.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (fry.vger.email [0.0.0.0]); Fri, 15 Sep 2023 02:37:32 -0700 (PDT) Cycle counting is enabled, when requested and supported but with a default threshold value ETM_CYC_THRESHOLD_DEFAULT i.e 0x100 getting into TRCCCCTLR, representing the minimum interval between cycle count trace packets. This makes cycle threshold user configurable, from the user space via perf event attributes. Although it falls back using ETM_CYC_THRESHOLD_DEFAULT, in case no explicit request. As expected it creates a sysfs file as well. /sys/bus/event_source/devices/cs_etm/format/cc_threshold New 'cc_threshold' uses 'event->attr.config3' as no more space is available in 'event->attr.config1' or 'event->attr.config2'. Cc: Suzuki K Poulose Cc: Mike Leach Cc: James Clark Cc: Leo Yan Cc: coresight@lists.linaro.org Cc: linux-arm-kernel@lists.infradead.org Cc: linux-doc@vger.kernel.org Cc: linux-kernel@vger.kernel.org Reviewed-by: Mike Leach Signed-off-by: Anshuman Khandual --- drivers/hwtracing/coresight/coresight-etm-perf.c | 2 ++ drivers/hwtracing/coresight/coresight-etm4x-core.c | 9 +++++++-- 2 files changed, 9 insertions(+), 2 deletions(-) diff --git a/drivers/hwtracing/coresight/coresight-etm-perf.c b/drivers/hwtracing/coresight/coresight-etm-perf.c index 5ca6278baff4..09f75dffae60 100644 --- a/drivers/hwtracing/coresight/coresight-etm-perf.c +++ b/drivers/hwtracing/coresight/coresight-etm-perf.c @@ -68,6 +68,7 @@ PMU_FORMAT_ATTR(preset, "config:0-3"); PMU_FORMAT_ATTR(sinkid, "config2:0-31"); /* config ID - set if a system configuration is selected */ PMU_FORMAT_ATTR(configid, "config2:32-63"); +PMU_FORMAT_ATTR(cc_threshold, "config3:0-11"); /* @@ -101,6 +102,7 @@ static struct attribute *etm_config_formats_attr[] = { &format_attr_preset.attr, &format_attr_configid.attr, &format_attr_branch_broadcast.attr, + &format_attr_cc_threshold.attr, NULL, }; diff --git a/drivers/hwtracing/coresight/coresight-etm4x-core.c b/drivers/hwtracing/coresight/coresight-etm4x-core.c index c01455bb1caf..044aed25979b 100644 --- a/drivers/hwtracing/coresight/coresight-etm4x-core.c +++ b/drivers/hwtracing/coresight/coresight-etm4x-core.c @@ -644,7 +644,7 @@ static int etm4_parse_event_config(struct coresight_device *csdev, struct etmv4_config *config = &drvdata->config; struct perf_event_attr *attr = &event->attr; unsigned long cfg_hash; - int preset; + int preset, cc_threshold; /* Clear configuration from previous run */ memset(config, 0, sizeof(struct etmv4_config)); @@ -667,7 +667,12 @@ static int etm4_parse_event_config(struct coresight_device *csdev, if (attr->config & BIT(ETM_OPT_CYCACC)) { config->cfg |= TRCCONFIGR_CCI; /* TRM: Must program this for cycacc to work */ - config->ccctlr = ETM_CYC_THRESHOLD_DEFAULT; + cc_threshold = attr->config3 & ETM_CYC_THRESHOLD_MASK; + if (!cc_threshold) + cc_threshold = ETM_CYC_THRESHOLD_DEFAULT; + if (cc_threshold < drvdata->ccitmin) + cc_threshold = drvdata->ccitmin; + config->ccctlr = cc_threshold; } if (attr->config & BIT(ETM_OPT_TS)) { /* -- 2.25.1