Received: by 2002:a05:7412:37c9:b0:e2:908c:2ebd with SMTP id jz9csp2573467rdb; Fri, 22 Sep 2023 02:38:08 -0700 (PDT) X-Google-Smtp-Source: AGHT+IEIEvErYJP4i/+EYIjdVqTwCDcoSKyPXSk60E5dChiUOvt7ZqHvBg5HYnMnljX22aL0VZn6 X-Received: by 2002:a17:90b:38d2:b0:263:72fe:3ef7 with SMTP id nn18-20020a17090b38d200b0026372fe3ef7mr7241546pjb.42.1695375487757; Fri, 22 Sep 2023 02:38:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1695375487; cv=none; d=google.com; s=arc-20160816; b=s0KuK5El5L9XkRjtXTebdI90ljgRT0ETEdgZnHvoLaEDdkbm5RogwGrmeb6rD7yXFO IxKyB3ogdW5mr4HVUTrjlpROGUS6tJhEE8QYB9niRQXzMDBKppmOW0j0GoMjW7nCZidx YcE+Bor2kOgwqpeKwn+zb6gFoRIIRuYZO674p3QqFFtH9w++GnI5BrGYRllAxjNi0Zg9 WeNhYh4FBJYobOznst4VGvtTBN04brbpcBkTZaPY6nbOyenzinF4w59XssjYh5QK0juz 3wHNxpm5Lfp8CdnAAPT+6Y3+MUXdAps6Ea6QWkuS9aDzW05xtJxKylO8NwovufSMw8a8 S3eg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=FTp1Rg6aBXP4PndpiU8Koj61erzDnd5oSDNjCnzqqUI=; fh=T4gzk7+hgrXGjSNvKGZTlbuKXCiuDaGkxvCBgfgONjs=; b=VdrxH6iWEqR6dwYKGViGz4hivfqzxGjxQsBwhjxnb+68n7G7ul6nb2s259vF111pn6 xvKn7ZrBM/szq70H0Oe4JgzqLCUfT7yW9a+v5HHXvlBL0UAxlzIUmliq7jY2veREq0ov 7oynFb49DwQdCxsnRImuIMZCgajCEg4WHldT9ZaXy+sK6PVnqJvWZ9SPR5bTJyZbddo0 ycfMZmDGeuYOROZKIsrGb6TNu3+0KbEbAE+kiS1lnoKlwYPMOK/fpPT0FjG1SZUmFNDr i/UnJglinBEcOClUHiTVmEIsVTaUDJJjxnfP30oCCr9hr4itzJft/IT8H8i+ywQXAYRN caHg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from snail.vger.email (snail.vger.email. [2620:137:e000::3:7]) by mx.google.com with ESMTPS id e17-20020a17090a9a9100b00273f61d8773si3532163pjp.160.2023.09.22.02.38.07 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 22 Sep 2023 02:38:07 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) client-ip=2620:137:e000::3:7; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id 08F72831ED9D; Fri, 22 Sep 2023 02:29:13 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233002AbjIVJ3O convert rfc822-to-8bit (ORCPT + 99 others); Fri, 22 Sep 2023 05:29:14 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46994 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232989AbjIVJ3G (ORCPT ); Fri, 22 Sep 2023 05:29:06 -0400 Received: from ex01.ufhost.com (ex01.ufhost.com [61.152.239.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A9C661BD; Fri, 22 Sep 2023 02:28:59 -0700 (PDT) Received: from EXMBX166.cuchost.com (unknown [175.102.18.54]) (using TLSv1 with cipher DHE-RSA-AES256-SHA (256/256 bits)) (Client CN "EXMBX166", Issuer "EXMBX166" (not verified)) by ex01.ufhost.com (Postfix) with ESMTP id C617924E2A5; Fri, 22 Sep 2023 17:28:52 +0800 (CST) Received: from EXMBX168.cuchost.com (172.16.6.78) by EXMBX166.cuchost.com (172.16.6.76) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Fri, 22 Sep 2023 17:28:53 +0800 Received: from williamqiu-virtual-machine.starfivetech.com (171.223.208.138) by EXMBX168.cuchost.com (172.16.6.78) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Fri, 22 Sep 2023 17:28:51 +0800 From: William Qiu To: , , , CC: Emil Renner Berthing , Rob Herring , Thierry Reding , Philipp Zabel , Krzysztof Kozlowski , Conor Dooley , =?UTF-8?q?Uwe=20Kleine-K=C3=B6nig?= , "Hal Feng" , Paul Walmsley , Palmer Dabbelt , Albert Ou , William Qiu Subject: [PATCH v5 3/4] riscv: dts: starfive: jh7110: Add PWM node and pins configuration Date: Fri, 22 Sep 2023 17:28:47 +0800 Message-ID: <20230922092848.72664-4-william.qiu@starfivetech.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230922092848.72664-1-william.qiu@starfivetech.com> References: <20230922092848.72664-1-william.qiu@starfivetech.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [171.223.208.138] X-ClientProxiedBy: EXCAS061.cuchost.com (172.16.6.21) To EXMBX168.cuchost.com (172.16.6.78) X-YovoleRuleAgent: yovoleflag Content-Transfer-Encoding: 8BIT X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Fri, 22 Sep 2023 02:29:13 -0700 (PDT) Add StarFive JH7110 PWM controller node and add PWM pins configuration on VisionFive 2 board. Signed-off-by: William Qiu Reviewed-by: Hal Feng --- .../jh7110-starfive-visionfive-2.dtsi | 22 +++++++++++++++++++ arch/riscv/boot/dts/starfive/jh7110.dtsi | 9 ++++++++ 2 files changed, 31 insertions(+) diff --git a/arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2.dtsi b/arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2.dtsi index d79f94432b27..4bfb8f0f810f 100644 --- a/arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2.dtsi +++ b/arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2.dtsi @@ -268,6 +268,12 @@ reserved-data@600000 { }; }; +&pwm { + pinctrl-names = "default"; + pinctrl-0 = <&pwm_pins>; + status = "okay"; +}; + &spi0 { pinctrl-names = "default"; pinctrl-0 = <&spi0_pins>; @@ -402,6 +408,22 @@ GPOEN_SYS_SDIO1_DATA3, }; }; + pwm_pins: pwm-0 { + pwm-pins { + pinmux = , + ; + bias-disable; + drive-strength = <12>; + input-disable; + input-schmitt-disable; + slew-rate = <0>; + }; + }; + spi0_pins: spi0-0 { mosi-pins { pinmux = ; + clocks = <&syscrg JH7110_SYSCLK_PWM_APB>; + resets = <&syscrg JH7110_SYSRST_PWM_APB>; + #pwm-cells = <3>; + status = "disabled"; + }; + sfctemp: temperature-sensor@120e0000 { compatible = "starfive,jh7110-temp"; reg = <0x0 0x120e0000 0x0 0x10000>; -- 2.34.1