Received: by 2002:a05:7412:2a8c:b0:e2:908c:2ebd with SMTP id u12csp3125663rdh; Thu, 28 Sep 2023 03:32:22 -0700 (PDT) X-Google-Smtp-Source: AGHT+IGicCHeW9beOjVwMyshAf95XEiWvcZPsTUn6rl61+p6aGFwdUPEOPGDZYG8gmIgN7mbLbqt X-Received: by 2002:a17:90a:8c89:b0:269:439d:8c3f with SMTP id b9-20020a17090a8c8900b00269439d8c3fmr666629pjo.22.1695897142227; Thu, 28 Sep 2023 03:32:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1695897142; cv=none; d=google.com; s=arc-20160816; b=GVbNFm4ysCM39kToYrxdn7OWIyrlMpHJPLF7SCpnUttoKLqUqsKTK9S+JYLwayC5A+ aFvwrdvEPa85rYk5fFe9MwA2yCGkPjMbvSrSRtVu8WIOLTnMbScN2Uf2BuaQAuORhTUN GCIF4XpZzWMSnOrYvFu5iUZ96BYqhZ2HeIqUF5Uj9g04q2TkdPilpewzzOkxCvhHXTNI UtLUROVbJ3O7HKaJiRLqA7emckPT75MLWfGJRVk2ejpvhqQwO+yNTXvZWvjvC+W6Or95 KEP+Lh6c8ey254bYl8YIBqf+U5oNXA00Mn+tLVCadQL8SdcBx1efuT21G1BrFU1G3RGY SmiQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ZOjDepVi55uZJQ1rIBBnqb1diEnF/zfemFV4q9wl2F4=; fh=cnGyrU6KU0VQNJMKB03edoR8OrOtwtd0XanYVBu+B1Y=; b=zmaf3fuBARtbupiRD5IWf4A3HgmHiuC7EdTCl/gA7SPjeXByRnjUWJXL/AbSuooRiH uyVG0Xy/kqaSYz4tdx6AYDkE/q0+USfSTbeDQj1Sfyx1YGg/42jdmr6nlRpsKhcPyf4x YP+tklAJRh9mAUtTtRDmWLT55XK/BJZ2FQFEDWxoTSCNqEcQB8HBEkXDjkw6FsPL6VXU wMh6mpOPv267YjBRcst4pDunTPIDmj4vmwIbJrceNT0lBnypdCpWmyF8Cp/BPIT4wZZJ NMPfGtNGbR9doGZaTJdpSl0Wyiw3g2rWSjG8GVEQePBE3n2XlNi6gF/f2/zWusLLpQhf xFug== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=EZATh1Jw; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from agentk.vger.email (agentk.vger.email. [23.128.96.32]) by mx.google.com with ESMTPS id 82-20020a630255000000b005789c7e9bf2si18836904pgc.627.2023.09.28.03.32.21 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 28 Sep 2023 03:32:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) client-ip=23.128.96.32; Authentication-Results: mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=EZATh1Jw; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by agentk.vger.email (Postfix) with ESMTP id 0EFEC81DDE4C; Wed, 27 Sep 2023 23:14:26 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at agentk.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230284AbjI1GNe (ORCPT + 99 others); Thu, 28 Sep 2023 02:13:34 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50842 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230254AbjI1GNT (ORCPT ); Thu, 28 Sep 2023 02:13:19 -0400 Received: from mail-il1-x12e.google.com (mail-il1-x12e.google.com [IPv6:2607:f8b0:4864:20::12e]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D647A1A7 for ; Wed, 27 Sep 2023 23:13:16 -0700 (PDT) Received: by mail-il1-x12e.google.com with SMTP id e9e14a558f8ab-35159e253edso13734595ab.2 for ; Wed, 27 Sep 2023 23:13:16 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; t=1695881596; x=1696486396; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=ZOjDepVi55uZJQ1rIBBnqb1diEnF/zfemFV4q9wl2F4=; b=EZATh1JwRNkIFmnLMjPoljWkQEBotTUVeKP9PuNdA1+jVfs3PQJWnMjSmf5DIWHMqF 0GrLulHIHQGXPNqulYmI8/D0ixaAwwaLT/ml1axHWZT8XDf5rMwbVcIfPgtl0grYbsoH tHgP+XhhWSipQxPm9NbJBMjjaoWVBgM/Y//OqMuY/NFamBgkFdIy3wlz8wO++EcLpTA3 yeMP9yMztltgrSMXsxMg2n82kYHhWkEpp9buyFgRYSwL1okNfIY4BDf3l3MS/Ykn7chH XDQ99CIXWHBb4NZU7oaj5DfflLVuFLhLNsPhBUNGshvBv1DGlwlfA+y/xk3srjVwT63k IXCQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1695881596; x=1696486396; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=ZOjDepVi55uZJQ1rIBBnqb1diEnF/zfemFV4q9wl2F4=; b=bU0Lwdm3bnIiXjaVpE2FknYMQ+i9Z4Z0xISucM/TSIAkcoYbHpZmBwBK/c5Ifb8VQf RiZJ2yYP+0S3K/OgmR0W6goq/DchH5h/xwlV3Gf2F8xhzzoBCXr5en6BTN6gDCDXKN/o 0HHBYQwDNsfgpCkxwPph+Err/uBRI9nnC/sQfs4unFAmB6TeWE80zC+hzcy+y1QpdA65 bKPcb71qjV5rXziDnNQV2eJp4CPC83FjHJTtVTrz60BsMspHZfCg/riwvQEMC6Q5Hx/s 12cWtlxKi/i9wJnllcZ3IvOdLc8gRdJssqdge1hjkI+em57ytScgsNukfkXQv8P5iyJU oB1A== X-Gm-Message-State: AOJu0YytLKPfDXnoaEVSXAWJdost18vwjsdD2iHo2gIJj9yJqHVHhYmk Y+hlnFfD8W07uf7yUZtaYCrKNA== X-Received: by 2002:a05:6e02:1d16:b0:349:3756:b1ce with SMTP id i22-20020a056e021d1600b003493756b1cemr320391ila.2.1695881596048; Wed, 27 Sep 2023 23:13:16 -0700 (PDT) Received: from anup-ubuntu-vm.localdomain ([103.97.165.210]) by smtp.gmail.com with ESMTPSA id x6-20020a92d306000000b003506f457d70sm4774467ila.63.2023.09.27.23.13.08 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 27 Sep 2023 23:13:15 -0700 (PDT) From: Anup Patel To: Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Marc Zyngier , Rob Herring , Krzysztof Kozlowski , Frank Rowand , Conor Dooley Cc: Atish Patra , Andrew Jones , Sunil V L , Saravana Kannan , Anup Patel , linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Anup Patel , Conor Dooley , Krzysztof Kozlowski Subject: [PATCH v9 07/15] dt-bindings: interrupt-controller: Add RISC-V incoming MSI controller Date: Thu, 28 Sep 2023 11:41:59 +0530 Message-Id: <20230928061207.1841513-8-apatel@ventanamicro.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230928061207.1841513-1-apatel@ventanamicro.com> References: <20230928061207.1841513-1-apatel@ventanamicro.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on agentk.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (agentk.vger.email [0.0.0.0]); Wed, 27 Sep 2023 23:14:26 -0700 (PDT) We add DT bindings document for the RISC-V incoming MSI controller (IMSIC) defined by the RISC-V advanced interrupt architecture (AIA) specification. Signed-off-by: Anup Patel Reviewed-by: Conor Dooley Acked-by: Krzysztof Kozlowski --- .../interrupt-controller/riscv,imsics.yaml | 172 ++++++++++++++++++ 1 file changed, 172 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml diff --git a/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml b/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml new file mode 100644 index 000000000000..84976f17a4a1 --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml @@ -0,0 +1,172 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interrupt-controller/riscv,imsics.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V Incoming MSI Controller (IMSIC) + +maintainers: + - Anup Patel + +description: | + The RISC-V advanced interrupt architecture (AIA) defines a per-CPU incoming + MSI controller (IMSIC) for handling MSIs in a RISC-V platform. The RISC-V + AIA specification can be found at https://github.com/riscv/riscv-aia. + + The IMSIC is a per-CPU (or per-HART) device with separate interrupt file + for each privilege level (machine or supervisor). The configuration of + a IMSIC interrupt file is done using AIA CSRs and it also has a 4KB MMIO + space to receive MSIs from devices. Each IMSIC interrupt file supports a + fixed number of interrupt identities (to distinguish MSIs from devices) + which is same for given privilege level across CPUs (or HARTs). + + The device tree of a RISC-V platform will have one IMSIC device tree node + for each privilege level (machine or supervisor) which collectively describe + IMSIC interrupt files at that privilege level across CPUs (or HARTs). + + The arrangement of IMSIC interrupt files in MMIO space of a RISC-V platform + follows a particular scheme defined by the RISC-V AIA specification. A IMSIC + group is a set of IMSIC interrupt files co-located in MMIO space and we can + have multiple IMSIC groups (i.e. clusters, sockets, chiplets, etc) in a + RISC-V platform. The MSI target address of a IMSIC interrupt file at given + privilege level (machine or supervisor) encodes group index, HART index, + and guest index (shown below). + + XLEN-1 > (HART Index MSB) 12 0 + | | | | + ------------------------------------------------------------- + |xxxxxx|Group Index|xxxxxxxxxxx|HART Index|Guest Index| 0 | + ------------------------------------------------------------- + +allOf: + - $ref: /schemas/interrupt-controller.yaml# + - $ref: /schemas/interrupt-controller/msi-controller.yaml# + +properties: + compatible: + items: + - enum: + - qemu,imsics + - const: riscv,imsics + + reg: + minItems: 1 + maxItems: 16384 + description: + Base address of each IMSIC group. + + interrupt-controller: true + + "#interrupt-cells": + const: 0 + + msi-controller: true + + "#msi-cells": + const: 0 + + interrupts-extended: + minItems: 1 + maxItems: 16384 + description: + This property represents the set of CPUs (or HARTs) for which given + device tree node describes the IMSIC interrupt files. Each node pointed + to should be a riscv,cpu-intc node, which has a CPU node (i.e. RISC-V + HART) as parent. + + riscv,num-ids: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 63 + maximum: 2047 + description: + Number of interrupt identities supported by IMSIC interrupt file. + + riscv,num-guest-ids: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 63 + maximum: 2047 + description: + Number of interrupt identities are supported by IMSIC guest interrupt + file. When not specified it is assumed to be same as specified by the + riscv,num-ids property. + + riscv,guest-index-bits: + minimum: 0 + maximum: 7 + default: 0 + description: + Number of guest index bits in the MSI target address. + + riscv,hart-index-bits: + minimum: 0 + maximum: 15 + description: + Number of HART index bits in the MSI target address. When not + specified it is calculated based on the interrupts-extended property. + + riscv,group-index-bits: + minimum: 0 + maximum: 7 + default: 0 + description: + Number of group index bits in the MSI target address. + + riscv,group-index-shift: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 0 + maximum: 55 + default: 24 + description: + The least significant bit position of the group index bits in the + MSI target address. + +required: + - compatible + - reg + - interrupt-controller + - msi-controller + - "#msi-cells" + - interrupts-extended + - riscv,num-ids + +unevaluatedProperties: false + +examples: + - | + // Example 1 (Machine-level IMSIC files with just one group): + + interrupt-controller@24000000 { + compatible = "qemu,imsics", "riscv,imsics"; + interrupts-extended = <&cpu1_intc 11>, + <&cpu2_intc 11>, + <&cpu3_intc 11>, + <&cpu4_intc 11>; + reg = <0x28000000 0x4000>; + interrupt-controller; + #interrupt-cells = <0>; + msi-controller; + #msi-cells = <0>; + riscv,num-ids = <127>; + }; + + - | + // Example 2 (Supervisor-level IMSIC files with two groups): + + interrupt-controller@28000000 { + compatible = "qemu,imsics", "riscv,imsics"; + interrupts-extended = <&cpu1_intc 9>, + <&cpu2_intc 9>, + <&cpu3_intc 9>, + <&cpu4_intc 9>; + reg = <0x28000000 0x2000>, /* Group0 IMSICs */ + <0x29000000 0x2000>; /* Group1 IMSICs */ + interrupt-controller; + #interrupt-cells = <0>; + msi-controller; + #msi-cells = <0>; + riscv,num-ids = <127>; + riscv,group-index-bits = <1>; + riscv,group-index-shift = <24>; + }; +... -- 2.34.1