Received: by 2002:a05:7412:2a8c:b0:e2:908c:2ebd with SMTP id u12csp3810319rdh; Fri, 29 Sep 2023 03:06:18 -0700 (PDT) X-Google-Smtp-Source: AGHT+IFDQRFmLA2B76c+Tbs027uvdD5nSwzq+1Ogtk1csXnaTvQt7AP2+IeaiT0YMhtBRz4yQvF1 X-Received: by 2002:a05:6a00:150f:b0:692:cede:c902 with SMTP id q15-20020a056a00150f00b00692cedec902mr3998497pfu.9.1695981977779; Fri, 29 Sep 2023 03:06:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1695981977; cv=none; d=google.com; s=arc-20160816; b=jIeJ7xQ327LfnJ/0UAld8NnlAEtc1fAlVi0uzWxJ85fNsz0nxAJK80//7Dmp3e8ceg gCIPAWpopH1Gl/46jkB8Jrf5oLjPwnPsS91Qq9SVx94OQb92fJpeTlKjcLrzUM9HZQ/l Qln/K5tDNOJhaaK3qBm6tq2B5u5d0qoXJsR21OlECrmZ0OtMMDTJuPhtZSpjSPPZQtVJ HUN8F/8x87aruWi3y0rfB5yZTIFxG9Ivbt5+gOtsEJAZrTLGxguTwsufpDNDvcsfp0BU BCTcAHcq1CTZKqcn4jC60jxWRac+j5pybtYqZy4wi52RVhCPA18ZuEuaHlYH2d+Eq19p GdJw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=KTMTrIpPGRNqPZYuhtZnSwTFSGrQkg5k6nXo0fWpExM=; fh=K7BLUOueAP1xQ5VQKmWbJlQeJFsX2bnYHK9BvjV3p1o=; b=JwPJXGwlSjnUIB48ZtEct7d/3Wwv68kr+AVtn8M1Cp3XQ1UmXf/Gfd63hajkE4wuSC 15h2/D1fADla2vtep9kG1KyG3jGL6SVa+ByJfwQcJPqgCfuEZYFjsDezTqroZAT3BqkD PGoKlvj2lNeTM6/qTZi6cgQS2YCA0GC+OExG/q5s6MKdfPSulzNuY4RO9qFmP3xtK7bb cf9o59PbDn8gRaBapuMAMRnAVc+BBfuuKMx3KbXm/yOeJ6ojaBylwf7RFtf3ZSTQGFJD EBrxDFAboPG6Snh59V1pRmsIF7I720eW6aBFbryoqY6UN9sJ1s7Qpkm84iaNrd2+GmHy Y4og== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=B6neERAn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:1 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from morse.vger.email (morse.vger.email. [2620:137:e000::3:1]) by mx.google.com with ESMTPS id j2-20020a056a00130200b00690da05391fsi21748580pfu.255.2023.09.29.03.06.17 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 29 Sep 2023 03:06:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:1 as permitted sender) client-ip=2620:137:e000::3:1; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=B6neERAn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:1 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by morse.vger.email (Postfix) with ESMTP id CF86882072EA; Fri, 29 Sep 2023 02:03:09 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at morse.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232888AbjI2JDA (ORCPT + 99 others); Fri, 29 Sep 2023 05:03:00 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:51854 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232901AbjI2JC4 (ORCPT ); Fri, 29 Sep 2023 05:02:56 -0400 Received: from mgamail.intel.com (mgamail.intel.com [134.134.136.24]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 22C3A1AA for ; Fri, 29 Sep 2023 02:02:53 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1695978173; x=1727514173; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=9NUDEuMdcCR2MSLQ3XRZnc77sR3ihJFQ9lR6GNp+NYY=; b=B6neERAn2Tb+5Jble7olco4PRlbPsMccIX9V0twrDsX0FPqkC/0G0d// bawtszPpbBuLYTF+ySt2838+7EhF7XiapUHB0TncT2HCNi1ZWMgTXS3Dv In+pTTgx2Hh4xdlGV9TqES5XO5dwTjjvwlFmI0X+qERH+G7UWIQ5hdh9n XxRAWnJGMZRUjUrK773SeQtuyC+zCJfXWd1eSkksck4T6i4C1vAR8AkMq K3njA9uTW764a6MYvymw0FQJDpKL2NeNw3Ck7KFj9ppuy/gGcyRXNRajZ 8p6jcGiEt7bqLRKXzdDZyhxKOQvoyWHFsxtgH7ryZ8Z774gztwgvJO50g w==; X-IronPort-AV: E=McAfee;i="6600,9927,10847"; a="385078547" X-IronPort-AV: E=Sophos;i="6.03,186,1694761200"; d="scan'208";a="385078547" Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga102.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 29 Sep 2023 02:02:49 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10847"; a="749904513" X-IronPort-AV: E=Sophos;i="6.03,186,1694761200"; d="scan'208";a="749904513" Received: from tzebrows-mobl.ger.corp.intel.com (HELO wieczorr-mobl1.intel.com) ([10.213.26.85]) by orsmga002-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 29 Sep 2023 02:02:46 -0700 From: Maciej Wieczor-Retman To: Fenghua Yu , Reinette Chatre , Thomas Gleixner , Ingo Molnar , Borislav Petkov , Dave Hansen , x86@kernel.org, "H. Peter Anvin" Cc: Peter Newman , linux-kernel@vger.kernel.org Subject: [PATCH v3 2/4] x86/resctrl: Enable non-contiguous CBMs in Intel CAT Date: Fri, 29 Sep 2023 11:02:16 +0200 Message-ID: <54256710ab7f83bf5fd43c644c0a97b728b8f0b7.1695977733.git.maciej.wieczor-retman@intel.com> X-Mailer: git-send-email 2.42.0 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on morse.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (morse.vger.email [0.0.0.0]); Fri, 29 Sep 2023 02:03:10 -0700 (PDT) The setting for non-contiguous 1s support in Intel CAT is hardcoded to false. On these systems, writing non-contiguous 1s into the schemata file will fail before resctrl passes the value to the hardware. In Intel CAT CPUID.0x10.1:ECX[3] and CPUID.0x10.2:ECX[3] stopped being reserved and now carry information about non-contiguous 1s value support for L3 and L2 cache respectively. The CAT capacity bitmask (CBM) supports a non-contiguous 1s value if the bit is set. Replace the hardcoded non-contiguous support value with the support learned from the hardware. Add hardcoded non-contiguous support value to Haswell probe since it can't make use of CPUID for Cache allocation. Originally-by: Fenghua Yu Reviewed-by: Peter Newman Tested-by: Peter Newman Signed-off-by: Maciej Wieczor-Retman --- Changelog v3: - Add Peter's tested-by and reviewed-by tags. - Change patch subject to mention CBMs. (Babu) Changelog v2: - Rewrite part of a comment concerning Haswell. (Reinette) arch/x86/kernel/cpu/resctrl/core.c | 9 ++++++--- arch/x86/kernel/cpu/resctrl/ctrlmondata.c | 10 ++++++---- arch/x86/kernel/cpu/resctrl/internal.h | 9 +++++++++ 3 files changed, 21 insertions(+), 7 deletions(-) diff --git a/arch/x86/kernel/cpu/resctrl/core.c b/arch/x86/kernel/cpu/resctrl/core.c index c09e4fdded3c..19e0681f0435 100644 --- a/arch/x86/kernel/cpu/resctrl/core.c +++ b/arch/x86/kernel/cpu/resctrl/core.c @@ -152,6 +152,7 @@ static inline void cache_alloc_hsw_probe(void) r->cache.cbm_len = 20; r->cache.shareable_bits = 0xc0000; r->cache.min_cbm_bits = 2; + r->cache.arch_has_sparse_bitmasks = false; r->alloc_capable = true; rdt_alloc_capable = true; @@ -267,15 +268,18 @@ static void rdt_get_cache_alloc_cfg(int idx, struct rdt_resource *r) { struct rdt_hw_resource *hw_res = resctrl_to_arch_res(r); union cpuid_0x10_1_eax eax; + union cpuid_0x10_x_ecx ecx; union cpuid_0x10_x_edx edx; - u32 ebx, ecx; + u32 ebx; - cpuid_count(0x00000010, idx, &eax.full, &ebx, &ecx, &edx.full); + cpuid_count(0x00000010, idx, &eax.full, &ebx, &ecx.full, &edx.full); hw_res->num_closid = edx.split.cos_max + 1; r->cache.cbm_len = eax.split.cbm_len + 1; r->default_ctrl = BIT_MASK(eax.split.cbm_len + 1) - 1; r->cache.shareable_bits = ebx & r->default_ctrl; r->data_width = (r->cache.cbm_len + 3) / 4; + if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) + r->cache.arch_has_sparse_bitmasks = ecx.split.noncont; r->alloc_capable = true; } @@ -872,7 +876,6 @@ static __init void rdt_init_res_defs_intel(void) if (r->rid == RDT_RESOURCE_L3 || r->rid == RDT_RESOURCE_L2) { - r->cache.arch_has_sparse_bitmasks = false; r->cache.arch_has_per_cpu_cfg = false; r->cache.min_cbm_bits = 1; } else if (r->rid == RDT_RESOURCE_MBA) { diff --git a/arch/x86/kernel/cpu/resctrl/ctrlmondata.c b/arch/x86/kernel/cpu/resctrl/ctrlmondata.c index ab45012288bb..beccb0e87ba7 100644 --- a/arch/x86/kernel/cpu/resctrl/ctrlmondata.c +++ b/arch/x86/kernel/cpu/resctrl/ctrlmondata.c @@ -87,10 +87,12 @@ int parse_bw(struct rdt_parse_data *data, struct resctrl_schema *s, /* * Check whether a cache bit mask is valid. - * For Intel the SDM says: - * Please note that all (and only) contiguous '1' combinations - * are allowed (e.g. FFFFH, 0FF0H, 003CH, etc.). - * Additionally Haswell requires at least two bits set. + * On Intel CPUs, non-contiguous 1s value support is indicated by CPUID: + * - CPUID.0x10.1:ECX[3]: L3 non-contiguous 1s value supported if 1 + * - CPUID.0x10.2:ECX[3]: L2 non-contiguous 1s value supported if 1 + * + * Haswell does not support a non-contiguous 1s value and additionally + * requires at least two bits set. * AMD allows non-contiguous bitmasks. */ static bool cbm_validate(char *buf, u32 *data, struct rdt_resource *r) diff --git a/arch/x86/kernel/cpu/resctrl/internal.h b/arch/x86/kernel/cpu/resctrl/internal.h index 85ceaf9a31ac..c47ef2f13e8e 100644 --- a/arch/x86/kernel/cpu/resctrl/internal.h +++ b/arch/x86/kernel/cpu/resctrl/internal.h @@ -492,6 +492,15 @@ union cpuid_0x10_3_eax { unsigned int full; }; +/* CPUID.(EAX=10H, ECX=ResID).ECX */ +union cpuid_0x10_x_ecx { + struct { + unsigned int reserved:3; + unsigned int noncont:1; + } split; + unsigned int full; +}; + /* CPUID.(EAX=10H, ECX=ResID).EDX */ union cpuid_0x10_x_edx { struct { -- 2.42.0