Received: by 2002:a05:7412:3784:b0:e2:908c:2ebd with SMTP id jk4csp1776260rdb; Mon, 2 Oct 2023 23:54:56 -0700 (PDT) X-Google-Smtp-Source: AGHT+IGAkv/4GCzjIJyPVdizl4s2YUWJawBlvorfzj22XAj+9RG5AcxAL5UyvAiLIO+HxkR9Z4qT X-Received: by 2002:a17:90a:f691:b0:26b:2538:d717 with SMTP id cl17-20020a17090af69100b0026b2538d717mr11696080pjb.25.1696316095818; Mon, 02 Oct 2023 23:54:55 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1696316095; cv=none; d=google.com; s=arc-20160816; b=ufNTIF28FyOoOcJKEL/boVW0nMORB1mNXlNEEmFUA1uvM8V0rDQ9Q/ucNPtWnVl0VF uS3udLR9CZcDbpvO+v9NIPxubwm3TuxhMoVNM1+nuXcRpZUrtJCaOMm4fxPiW1E8w1dJ yBVNVMgcTHMs+9Vqmfy22GatEVkKbwnIerC/L/C9Qoag9D1dwKVWYtvA9xY2T3Bm9PSG +uCoE6nxNB3vjpI4K7WVqmanHhKew+SR3CVjRwHyf7nJccufCoowBYgTMPPWbqK4jiMf erpqOLRoejX/hE3284jvaUD4ASM/Q1dwGBBYeNinoegjpzffWK5GPuhRZIH13T5tZF05 DCNA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=xG97vMcGypvclr6yOfUWfM/r9FH+1JlNHHDd3KQor8o=; fh=Tb1p8S3iOxe/kX/WSNC3xEJzSVgGJ5DaxSrKb+pzH+4=; b=vT0kviUDRLK8V3F7wBdOH/ObgQD5jAonU06VjiwGDQeEEhUCcWa4MaB0W+Wy+duTmd kf9K/H5atBZJshS9q5UzHw8E+rZe+b0blozogaNSbj+sS3VT+yu2Ue81mIClXBIAyfIJ +2yEiEnLiRrV0Iews7z3jG3jNVo3eM/wNMfwxxa7AOFCa7Vw91duybnIO/ESfgNB7XwP urld8xi+bFexgKAkPw4k73il183hBa1zLCJhMVMdvLXBJzXTrTofrj8DXTZIt+IW6Al9 dc9KxL/QsFG3si/zcQVqNqWydbxX1cJ8pP5EW8C8zYwm9R2/nhhSCfPEZb5tiC8Ykkno q7HQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=UFaRe0FH; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.37 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from snail.vger.email (snail.vger.email. [23.128.96.37]) by mx.google.com with ESMTPS id u17-20020a170903125100b001c61bdd8e89si825279plh.150.2023.10.02.23.54.55 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 02 Oct 2023 23:54:55 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.37 as permitted sender) client-ip=23.128.96.37; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=UFaRe0FH; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.37 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id 93935812A94C; Mon, 2 Oct 2023 23:54:54 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239182AbjJCGyv (ORCPT + 99 others); Tue, 3 Oct 2023 02:54:51 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37584 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230453AbjJCGyl (ORCPT ); Tue, 3 Oct 2023 02:54:41 -0400 Received: from mgamail.intel.com (mgamail.intel.com [134.134.136.126]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7AFD3B8; Mon, 2 Oct 2023 23:54:38 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1696316078; x=1727852078; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=9qsPaAmdkqHl0KD85EKfAfnheAb+UY4gBzEbjksg7Tw=; b=UFaRe0FHUrEJ/lXqJO7hpm4Lc+av8SoUNxbjvr7rzTOleMnU3d/V4YM4 7kP+N2qPGPcj++JMkvGqdWF6UcN1o7Nma+ezOvlo4GeWF4hhVubhhDN2f 1WycxJfAD9eaj3hB0OTDm5qdA75blYtfinDlMEF3cLMLrGbRPcRDIXt/V 0zxUPYTyMujSfDSfPpP+T2QMqtKkRAGIilxzuYS15/LyWzThqpnAJWkou KRfWkNJYEuIsf6paKd0HC05dny8AsKjzZQ/Ahzjr7beKaOfqCLxuOCX7m km724bBNxS2IAeIXnviOGfjna2MhPbnkHFm092B2jNCdf5isBbm53+71l Q==; X-IronPort-AV: E=McAfee;i="6600,9927,10851"; a="367857926" X-IronPort-AV: E=Sophos;i="6.03,196,1694761200"; d="scan'208";a="367857926" Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 02 Oct 2023 23:54:36 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10851"; a="1081900902" X-IronPort-AV: E=Sophos;i="6.03,196,1694761200"; d="scan'208";a="1081900902" Received: from unknown (HELO fred..) ([172.25.112.68]) by fmsmga005.fm.intel.com with ESMTP; 02 Oct 2023 23:54:35 -0700 From: Xin Li To: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-edac@vger.kernel.org, linux-hyperv@vger.kernel.org, kvm@vger.kernel.org, xen-devel@lists.xenproject.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, x86@kernel.org, hpa@zytor.com, luto@kernel.org, pbonzini@redhat.com, seanjc@google.com, peterz@infradead.org, jgross@suse.com, ravi.v.shankar@intel.com, mhiramat@kernel.org, andrew.cooper3@citrix.com, jiangshanlai@gmail.com, nik.borisov@suse.com Subject: [PATCH v12 03/37] x86/msr: Add the WRMSRNS instruction support Date: Mon, 2 Oct 2023 23:24:24 -0700 Message-Id: <20231003062458.23552-4-xin3.li@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20231003062458.23552-1-xin3.li@intel.com> References: <20231003062458.23552-1-xin3.li@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Mon, 02 Oct 2023 23:54:54 -0700 (PDT) Add an always inline API __wrmsrns() to embed the WRMSRNS instruction into the code. Tested-by: Shan Kang Signed-off-by: Xin Li --- arch/x86/include/asm/msr.h | 18 ++++++++++++++++++ 1 file changed, 18 insertions(+) diff --git a/arch/x86/include/asm/msr.h b/arch/x86/include/asm/msr.h index 65ec1965cd28..c284ff9ebe67 100644 --- a/arch/x86/include/asm/msr.h +++ b/arch/x86/include/asm/msr.h @@ -97,6 +97,19 @@ static __always_inline void __wrmsr(unsigned int msr, u32 low, u32 high) : : "c" (msr), "a"(low), "d" (high) : "memory"); } +/* + * WRMSRNS behaves exactly like WRMSR with the only difference being + * that it is not a serializing instruction by default. + */ +static __always_inline void __wrmsrns(u32 msr, u32 low, u32 high) +{ + /* Instruction opcode for WRMSRNS; supported in binutils >= 2.40. */ + asm volatile("1: .byte 0x0f,0x01,0xc6\n" + "2:\n" + _ASM_EXTABLE_TYPE(1b, 2b, EX_TYPE_WRMSR) + : : "c" (msr), "a"(low), "d" (high)); +} + #define native_rdmsr(msr, val1, val2) \ do { \ u64 __val = __rdmsr((msr)); \ @@ -297,6 +310,11 @@ do { \ #endif /* !CONFIG_PARAVIRT_XXL */ +static __always_inline void wrmsrns(u32 msr, u64 val) +{ + __wrmsrns(msr, val, val >> 32); +} + /* * 64-bit version of wrmsr_safe(): */ -- 2.34.1