Received: by 2002:a05:7412:3784:b0:e2:908c:2ebd with SMTP id jk4csp2534651rdb; Wed, 4 Oct 2023 04:27:59 -0700 (PDT) X-Google-Smtp-Source: AGHT+IET5FvM4xBD4I36ZulKxVA4xJAj2034vTvaJIGiO1rQcqlcegu+1pnPbS5VqmxpNU5m8JjK X-Received: by 2002:a05:6870:c1d2:b0:1b7:2d92:58d6 with SMTP id i18-20020a056870c1d200b001b72d9258d6mr2262051oad.32.1696418879266; Wed, 04 Oct 2023 04:27:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1696418879; cv=none; d=google.com; s=arc-20160816; b=LJh9Lb+Eydky20AcAfe9LYaIL4WdwrQjvpbU/b8LYveo5g3ce+mMsv4p/CSE3HGDWd hQTD1tAQkLqGT7i1uCIDhFIQQY7VHOr8TPvuODvCi5jfZOzT/Z8HCoDyre/adgTtvljg sDgq2om3aefgyLkos/KMQ2Utx3z+JEcPfPuj8912tX/sG9yQnWFHZ1owGHFxkGHb/NMj j3rWbSK6W/eh063Pd/Okf2PQjOnq178MW0SkPP6bTSWTm5wdvxBs7iDFKOyil3vSH7+B GnHJV2z7DND/uhdpaF6Jw/1ADtv4vJMiL0xM+Nz+NNh5VQ975EaKYxmdkcvJMlqwkslW ASPQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=MYW10WHUJuyHzwLhxD13IPemvHbtZbd+pSZPu76OQbI=; fh=nx8U72KF6bniUrBKg60NtAwt2ZIh9w9LyAhIP8MmDHE=; b=ILA3JmFSIWBdV12cRyB9aozPyZneD2p6eWcAkFyfQ1EULojJTo++TJJwgmsxwsuQZU DdTtrHPcNRn+d4ajjtZRgJDk/9Ov7qXnFYaIiiBDUTe54SgWKsXWgH+SSKUHxmBjvZ7v roJsLOwfJF7n6qq0Pla/ZPQZkAYmC7HOKnGfOHD4YVAqfnTZNNlfC7rUKIxPocO1iFK2 gaUT40M+hvSHI/s7CjISzkTEFIYzpDjvO78QxDMonO1LnUFubF3S320ZFDjm55u4cvrt ODphwRjelZgfeuzZlh4XcQxLAVgJpvCthPTt4cRQsrcjxzL7Al8HNRaMBH/16M75/pEN 9+Dg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=orKg6CW4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from groat.vger.email (groat.vger.email. [23.128.96.35]) by mx.google.com with ESMTPS id cw1-20020a056a00450100b00690bf904bb6si3424521pfb.307.2023.10.04.04.27.58 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 04 Oct 2023 04:27:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) client-ip=23.128.96.35; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=orKg6CW4; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by groat.vger.email (Postfix) with ESMTP id B0465825ED8A; Wed, 4 Oct 2023 04:27:56 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at groat.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S242209AbjJDL1k (ORCPT + 99 others); Wed, 4 Oct 2023 07:27:40 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48360 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229754AbjJDL1k (ORCPT ); Wed, 4 Oct 2023 07:27:40 -0400 Received: from fllv0015.ext.ti.com (fllv0015.ext.ti.com [198.47.19.141]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 53406BD; Wed, 4 Oct 2023 04:27:36 -0700 (PDT) Received: from lelv0265.itg.ti.com ([10.180.67.224]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id 394BRRBI019656; Wed, 4 Oct 2023 06:27:27 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1696418847; bh=MYW10WHUJuyHzwLhxD13IPemvHbtZbd+pSZPu76OQbI=; h=Date:Subject:To:CC:References:From:In-Reply-To; b=orKg6CW4yxPxpS7uE+sOLeCxv+8ZpHyARPyeTWw01e8quauqDoX50d8yUgPJY4axY 6GHQ0yvzrlwkjpkii0gizYzYaV1Pzu3PsHBlJI5CyoyZgFn5olNz/v+1rXbD0PmM1Q yDOtjawD9atmp/kmKr9vrU9/WdA9VLGp9M12uoV8= Received: from DLEE112.ent.ti.com (dlee112.ent.ti.com [157.170.170.23]) by lelv0265.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 394BRRLc032465 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Wed, 4 Oct 2023 06:27:27 -0500 Received: from DLEE104.ent.ti.com (157.170.170.34) by DLEE112.ent.ti.com (157.170.170.23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.23; Wed, 4 Oct 2023 06:27:27 -0500 Received: from lelv0327.itg.ti.com (10.180.67.183) by DLEE104.ent.ti.com (157.170.170.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.23 via Frontend Transport; Wed, 4 Oct 2023 06:27:27 -0500 Received: from [10.250.135.44] (ileaxei01-snat2.itg.ti.com [10.180.69.6]) by lelv0327.itg.ti.com (8.15.2/8.15.2) with ESMTP id 394BRKea021896; Wed, 4 Oct 2023 06:27:21 -0500 Message-ID: <34845445-91d7-1cb9-3a75-bc591c6c1560@ti.com> Date: Wed, 4 Oct 2023 14:27:19 +0300 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.15.1 Subject: Re: [PATCH v2 1/3] arm64: dts: ti: Add GPMC support for AM62x LP SK Content-Language: en-US To: Nitin Yadav , , CC: , , , , , , , , References: <20231004111238.3968984-1-n-yadav@ti.com> <20231004111238.3968984-2-n-yadav@ti.com> From: Roger Quadros In-Reply-To: <20231004111238.3968984-2-n-yadav@ti.com> Content-Type: text/plain; charset="UTF-8"; format=flowed Content-Transfer-Encoding: 7bit X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 X-Spam-Status: No, score=-2.4 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,NICE_REPLY_A,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on groat.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (groat.vger.email [0.0.0.0]); Wed, 04 Oct 2023 04:27:56 -0700 (PDT) On 4.10.2023 14.12, Nitin Yadav wrote: > Add gpmc0 and elm0 nodes in k3-am62-main. Add GPMC0_CFG and > GPMC0_DATA entry in cbass_main node. > > Signed-off-by: Nitin Yadav > --- > arch/arm64/boot/dts/ti/k3-am62-main.dtsi | 29 ++++++++++++++++++++++++ > arch/arm64/boot/dts/ti/k3-am62.dtsi | 2 ++ > 2 files changed, 31 insertions(+) > > diff --git a/arch/arm64/boot/dts/ti/k3-am62-main.dtsi b/arch/arm64/boot/dts/ti/k3-am62-main.dtsi > index ac760d9b831d..f854369dfc27 100644 > --- a/arch/arm64/boot/dts/ti/k3-am62-main.dtsi > +++ b/arch/arm64/boot/dts/ti/k3-am62-main.dtsi > @@ -965,4 +965,33 @@ mcasp2: audio-controller@2b20000 { > power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>; > status = "disabled"; > }; Please add blank line here. > + gpmc0: memory-controller@3b000000 { > + compatible = "ti,am64-gpmc"; > + reg = <0x00 0x03b000000 0x00 0x400>, > + <0x00 0x050000000 0x00 0x8000000>; > + reg-names = "cfg", "data"; > + interrupts = ; > + clocks = <&k3_clks 80 0>; > + clock-names = "fck"; > + power-domains = <&k3_pds 80 TI_SCI_PD_EXCLUSIVE>; > + gpmc,num-cs = <3>; > + gpmc,num-waitpins = <2>; > + #address-cells = <2>; > + #size-cells = <1>; > + interrupt-controller; > + #interrupt-cells = <2>; > + gpio-controller; > + #gpio-cells = <2>; > + status = "disabled"; > + }; > + > + elm0: ecc@25010000 { > + compatible = "ti,am3352-elm"; > + reg = <0x00 0x25010000 0x00 0x2000>; > + interrupts = ; > + clocks = <&k3_clks 54 0>; > + clock-names = "fck"; > + power-domains = <&k3_pds 54 TI_SCI_PD_EXCLUSIVE>; > + status = "disabled"; > + }; > }; > diff --git a/arch/arm64/boot/dts/ti/k3-am62.dtsi b/arch/arm64/boot/dts/ti/k3-am62.dtsi > index f1e15206e1ce..b9b1e522d74c 100644 > --- a/arch/arm64/boot/dts/ti/k3-am62.dtsi > +++ b/arch/arm64/boot/dts/ti/k3-am62.dtsi > @@ -77,6 +77,8 @@ cbass_main: bus@f0000 { > <0x00 0x70000000 0x00 0x70000000 0x00 0x00010000>, /* OCSRAM */ > <0x01 0x00000000 0x01 0x00000000 0x00 0x00310000>, /* A53 PERIPHBASE */ > <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, /* FSS0 DAT3 */ > + <0x00 0x3b000000 0x00 0x3b000000 0x00 0x00000400>, /* GPMC0 CFG */ > + <0x00 0x50000000 0x00 0x50000000 0x00 0x08000000>, /* GPMC0 DATA */ > > /* MCU Domain Range */ > <0x00 0x04000000 0x00 0x04000000 0x00 0x01ff1400>, -- cheers, -roger