Received: by 2002:a05:7412:da14:b0:e2:908c:2ebd with SMTP id fe20csp924265rdb; Sat, 7 Oct 2023 05:02:14 -0700 (PDT) X-Google-Smtp-Source: AGHT+IGLevyLC9cqT8XweoYNEmnGf7HlugBWVeTJ4cQ0hxYlM/0V99JQtKyG0vRU14hHDV3EWpVg X-Received: by 2002:a05:6a20:8415:b0:128:ffb7:dcfe with SMTP id c21-20020a056a20841500b00128ffb7dcfemr13268815pzd.1.1696680133754; Sat, 07 Oct 2023 05:02:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1696680133; cv=none; d=google.com; s=arc-20160816; b=C0XT2CF9HIcG9zSgs/LmFuanlLq2UiVEYWdG0q7EsIoY7DCuBdtHBNYoRu2atkZ3QQ UzLEehdQmXggFfGw7SsIGMsmQZZvySmS097nm7EELH2nCVSmAi480QSsQ5x0O5211iZA tt+qEAJt/X5jBg8+BywCO5ePgX0fCvhmOh4ZkRc8TYfZHbo9ghOqDQ7hGyVDyjN2DUQ9 zxKaXJj79x6eFMX8yFRWIvFWRaDcpiznhdWsAtkpn7qxp7Ed+fGr4SRfddilMrexTkER mlyPgvjzWcsB493FlUporgDttMdDqn0cBG43lXLi3R5iagnLXbRPbDBfart0ONT0gHF7 Grew== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=EWrEsom1MiYuJZIpdvVJQ8pmhLSEsLhsLn9KPnUYdss=; fh=CEFgMGnEMyv+cbwnxNUmgCSucKwGHfVfPQABFV5BGHc=; b=O80aSGKy79FsiXg3p1NYdC4O0VTx0qWXjxbpp+2q/4RMhyMGJj2eVon+oyQP0N5Yq5 leKIL3SYTiIOz172KiMCUF+e5e0P2A4jfT9SpEU7k8pDH6qGrAXl5RGLlZR7SnFuNeIj KIUkW0gBkYtF0PCZp4gMO6rR4bXa6p0gQZgDFfDGG+Lp5eDIqYJHvVZlGiVhY6YLYQdY 3Glu0eNVnqBEZFNcpvv8ThNnP5jOO0uLEarj3T6AwxNI/KOdCHDNy7UEfLdCHS8TBiMP N8DhxR6Ml5uR08uVic9vF4WeKC1Gmi4V7NmWOZyL0ygkJgTql1oZhHtompBhICF/tca2 XpJQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b="LrzZq/0j"; dkim=neutral (no key) header.i=@linutronix.de; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:3 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from lipwig.vger.email (lipwig.vger.email. [2620:137:e000::3:3]) by mx.google.com with ESMTPS id l125-20020a633e83000000b00585a02550e1si3849774pga.50.2023.10.07.05.02.13 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 07 Oct 2023 05:02:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:3 as permitted sender) client-ip=2620:137:e000::3:3; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b="LrzZq/0j"; dkim=neutral (no key) header.i=@linutronix.de; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:3 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by lipwig.vger.email (Postfix) with ESMTP id DF42580613A3; Sat, 7 Oct 2023 05:01:31 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at lipwig.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1343961AbjJGMBG (ORCPT + 99 others); Sat, 7 Oct 2023 08:01:06 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:44668 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1343904AbjJGMAu (ORCPT ); Sat, 7 Oct 2023 08:00:50 -0400 Received: from galois.linutronix.de (Galois.linutronix.de [IPv6:2a0a:51c0:0:12e:550::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3749ABF for ; Sat, 7 Oct 2023 05:00:48 -0700 (PDT) Date: Sat, 07 Oct 2023 12:00:46 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1696680046; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=EWrEsom1MiYuJZIpdvVJQ8pmhLSEsLhsLn9KPnUYdss=; b=LrzZq/0jExaJjx2i5CVf/szNyaBcaTaG3bB7NsiLa8/pFTlwrRAZGCJo94v1kfAhc9aUo6 rJu0AlXuuEU+fiKYATsnapjJ6z47YcWFL16vTXgj7X8Z86DucjC/MNY7Iqrtq2EUQtVl0T ts7+velYVj2ESfTOTX9ltMONI8ycrMfs362Vvlf1IJpbFKTeJSm3TfClYuKt0ij3XrGPz1 76rJArjYpP97bEsDMIv5U2hmEP9unxLPCJIsBxNc1RKnNBajtJ9frFno2sdh9oTMCkI876 NvJoBTS4MKsp8zCc6xyKBltGJFWYnhZo7EukcvOk88Ng14kCzWly+WvZ+sPITg== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1696680046; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=EWrEsom1MiYuJZIpdvVJQ8pmhLSEsLhsLn9KPnUYdss=; b=ED0AbR12nAtpJcxV/CmDjOjyA92U4rzAwsKnZZH8DLWkg4e27SxF9Gn5IkU6KzNov8P28u fmXE5mF2criHChCA== From: "irqchip-bot for Lorenzo Pieralisi" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-kernel@vger.kernel.org Subject: [irqchip: irq/irqchip-fixes] dt-bindings: interrupt-controller: arm,gic-v3: Add dma-noncoherent property Cc: Rob Herring , Lorenzo Pieralisi , Marc Zyngier , tglx@linutronix.de In-Reply-To: <20231006125929.48591-2-lpieralisi@kernel.org> References: <20231006125929.48591-2-lpieralisi@kernel.org> MIME-Version: 1.0 Message-ID: <169668004607.3135.14309219411980096360.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=2.7 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, RCVD_IN_SBL_CSS,SPF_HELO_NONE,SPF_PASS autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lipwig.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (lipwig.vger.email [0.0.0.0]); Sat, 07 Oct 2023 05:01:32 -0700 (PDT) X-Spam-Level: ** The following commit has been merged into the irq/irqchip-fixes branch of irqchip: Commit-ID: 5e5c636c69bdba04033161bbb111fbb6f1f6661e Gitweb: https://git.kernel.org/pub/scm/linux/kernel/git/maz/arm-platforms/5e5c636c69bdba04033161bbb111fbb6f1f6661e Author: Lorenzo Pieralisi AuthorDate: Fri, 06 Oct 2023 14:59:25 +02:00 Committer: Marc Zyngier CommitterDate: Sat, 07 Oct 2023 12:47:12 +01:00 dt-bindings: interrupt-controller: arm,gic-v3: Add dma-noncoherent property The GIC v3 specifications allow redistributors and ITSes interconnect ports used to access memory to be wired up in a way that makes the respective initiators/memory observers non-coherent. Add the standard dma-noncoherent property to the GICv3 bindings to allow firmware to describe the redistributors/ITSes components and interconnect ports behaviour in system designs where the redistributors and ITSes are not coherent with the CPU. Reviewed-by: Rob Herring Signed-off-by: Lorenzo Pieralisi Cc: Rob Herring Signed-off-by: Marc Zyngier Link: https://lore.kernel.org/r/20231006125929.48591-2-lpieralisi@kernel.org --- Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.yaml | 12 ++++++++++++ 1 file changed, 12 insertions(+) diff --git a/Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.yaml b/Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.yaml index 2bc3847..0f4a062 100644 --- a/Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.yaml +++ b/Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.yaml @@ -106,6 +106,12 @@ properties: $ref: /schemas/types.yaml#/definitions/uint32 maximum: 4096 + dma-noncoherent: + description: + Present if the GIC redistributors permit programming shareability + and cacheability attributes but are connected to a non-coherent + downstream interconnect. + msi-controller: description: Only present if the Message Based Interrupt functionality is @@ -193,6 +199,12 @@ patternProperties: compatible: const: arm,gic-v3-its + dma-noncoherent: + description: + Present if the GIC ITS permits programming shareability and + cacheability attributes but is connected to a non-coherent + downstream interconnect. + msi-controller: true "#msi-cells":