Received: by 2002:a05:7412:da14:b0:e2:908c:2ebd with SMTP id fe20csp1355504rdb; Sun, 8 Oct 2023 04:14:27 -0700 (PDT) X-Google-Smtp-Source: AGHT+IH3bUSUiqb8ZrTDqXwPAmQz1DMwSyVrR4cfXEzwMi9KoyWx54TC/lELSOCYdrKD8VeruW9g X-Received: by 2002:a05:6808:989:b0:3a7:3881:d6f4 with SMTP id a9-20020a056808098900b003a73881d6f4mr13322508oic.35.1696763667636; Sun, 08 Oct 2023 04:14:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1696763667; cv=none; d=google.com; s=arc-20160816; b=cDxMfznHLdqca+/PxwfzDTTqgpIitbBSzHtJnAH+OhJIbniGR/Kk4VTUnCWQ7MUDGG Io/eTjD20D8LhBma4dDUIdzqdlX51uauXs0xztvL8wUdXEa5/DP3GIlL6LpAAMU+3d5C 3X7uTpIEPwTdUAIaomlKZF4W+riiOzONlLPDR+mEUTuLBS/DE8hGpogw307hjSLpZG5R xMd8qSFgfnprHuZdy2zSvZPm8/7FSuFr7gwUj710oC458i/pZKK4ahVRF8FNjxyjIi3V wUiPG1+0r3d7YWjXOlKpsTi9LroFMxdpk6MojAbqJrylxXnQVpZPu7P4EabIMN8KQ6kt zk8g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=YhFZ+nJk7VLBMeKe+/tLKVPNXDUr9yKyddGx3RvRDwY=; fh=KyFBUXcuM6fUgur5yAGjxy8UwwGrnAi0qyRlE0N5PJo=; b=QJU3GZHGcJNNMenvIhPiDYBFnwJ8vuPX65vMD8ukUpBWylbxkMtLFrneRpf91oM8DA Z0CYi5qo5DMbFH4OQLJYNvCC/FjxK7HaOgaBnvs4/7ybunaYSiJ44dLX8bPq/CThxXCr /dhkbn9Vbadty32HvkIpSRO+dY4wBF/Jews/ddAd9e57w/0cady0FSXJ5f2xsb76F8ZA eUyQOwWVumSKJWWCZNTn6icOhGdvt2ex8+UdBcef57V7N8JRxF89PMOo5IS/PN7y1qK7 GnCe0iTzdGdFMvSB31AeOOPYn8GkRYtl44K1/ISw0NmJSa5kahLGzJrtJ4MfeRPHvs+m N7fQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@pqrs.dk header.s=google header.b="HjY71/gc"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:1 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from morse.vger.email (morse.vger.email. [2620:137:e000::3:1]) by mx.google.com with ESMTPS id bx36-20020a056a02052400b00578a30162c8si8055924pgb.537.2023.10.08.04.14.27 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 08 Oct 2023 04:14:27 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:1 as permitted sender) client-ip=2620:137:e000::3:1; Authentication-Results: mx.google.com; dkim=pass header.i=@pqrs.dk header.s=google header.b="HjY71/gc"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:1 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by morse.vger.email (Postfix) with ESMTP id F1422802B11C; Sun, 8 Oct 2023 04:14:24 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at morse.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1344698AbjJHLOB (ORCPT + 99 others); Sun, 8 Oct 2023 07:14:01 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:39508 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1344688AbjJHLNx (ORCPT ); Sun, 8 Oct 2023 07:13:53 -0400 Received: from mail-ej1-x636.google.com (mail-ej1-x636.google.com [IPv6:2a00:1450:4864:20::636]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9664DBA for ; Sun, 8 Oct 2023 04:13:51 -0700 (PDT) Received: by mail-ej1-x636.google.com with SMTP id a640c23a62f3a-9b96c3b4be4so615508866b.1 for ; Sun, 08 Oct 2023 04:13:51 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=pqrs.dk; s=google; t=1696763630; x=1697368430; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=YhFZ+nJk7VLBMeKe+/tLKVPNXDUr9yKyddGx3RvRDwY=; b=HjY71/gcJbWI+qb/N0zroB0efOo8NGMoPacpm9r9ET+AClHhpYTS/azQs0tPUC84mM +zqlxmO0WyvlXyKDHYXKLjPuBa9S3ByJRQV4mzFF2ZllpLlv6MOFcQq4z2rt5sJXdGRr tLsSrcUMz6iItDHYfA5ipp4qYWwdtcJv1gdvEs/n5gtCBDD63rPIazdNWWPvEZcCh5U9 CUwueZIYGvcVSzywQqGhlSzlJtSlBlD5CTbZVPRW+Lq/yoDwcrbChnttruChByGE7noS Z0I6h126dT7mmn6Y9lVBEESMzyLD7b3SQqItumKFd0kyaJXUvZrfISnj1y3j/t64RP3I hFfQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1696763630; x=1697368430; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=YhFZ+nJk7VLBMeKe+/tLKVPNXDUr9yKyddGx3RvRDwY=; b=mas1t1wBH9R2f1WshP473cGUubW0YD1iwMtwpinpJHAuU5X4bzvWAjM/fxBGBBvWL8 0eAhucPuWpmlvXosOpmTW4GYn9LebvcV5WkkQHDVBPFH6ERh9szNGBS9AvsnCFSDO/Zh xWrbJ7xH+wNLHjjt3XeKe1vg1QxdmRtlyxepyTplx+z1gSXn0INfLUZjI4R8SgYChl86 pM/AQjaF+KAZxM/pX2uL6Q3rktJsEwA0LEpiElMiNmAlybqlDYTLF0ENLftYiGtKY6iY Upk6XDwk+xRstCMZxnG88wEMdlyw8rg4mv+pTXDb0WnG/94aP1VDEWO4H6r4H+8Uhzv+ D5zg== X-Gm-Message-State: AOJu0YxihTug31/WL9foiKGcvzO9MRS53Obp1WeFj/g14VqFL9qHQ16G /MSGeoHZXlzLAb2++1Zb/5Lrdw== X-Received: by 2002:a17:907:78c2:b0:9ad:ad5a:939b with SMTP id kv2-20020a17090778c200b009adad5a939bmr11545362ejc.7.1696763630194; Sun, 08 Oct 2023 04:13:50 -0700 (PDT) Received: from capella.localdomain (80.71.142.18.ipv4.parknet.dk. [80.71.142.18]) by smtp.gmail.com with ESMTPSA id t3-20020a1709064f0300b009b928eb8dd3sm5383396eju.163.2023.10.08.04.13.49 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 08 Oct 2023 04:13:49 -0700 (PDT) From: =?UTF-8?q?Alvin=20=C5=A0ipraga?= To: Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Conor Dooley , =?UTF-8?q?=A0ipraga?= Cc: Sebastian Hesselbarth , Rabeeh Khoury , Jacob Siverskog , Sergej Sawazki , linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH v3 3/3] clk: si5351: allow PLLs to be adjusted without reset Date: Sun, 8 Oct 2023 13:09:39 +0200 Message-ID: <20231008111324.582595-4-alvin@pqrs.dk> X-Mailer: git-send-email 2.42.0 In-Reply-To: <20231008111324.582595-1-alvin@pqrs.dk> References: <20231008111324.582595-1-alvin@pqrs.dk> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=2.7 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, RCVD_IN_SBL_CSS,SPF_HELO_NONE,SPF_PASS autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on morse.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (morse.vger.email [0.0.0.0]); Sun, 08 Oct 2023 04:14:25 -0700 (PDT) X-Spam-Level: ** From: Alvin Šipraga Introduce a new PLL reset mode flag which controls whether or not to reset a PLL after adjusting its rate. The mode can be configured through platform data or device tree. Since commit 6dc669a22c77 ("clk: si5351: Add PLL soft reset"), the driver unconditionally resets a PLL whenever its rate is adjusted. The rationale was that a PLL reset was required to get three outputs working at the same time. Before this change, the driver never reset the PLLs. Commit b26ff127c52c ("clk: si5351: Apply PLL soft reset before enabling the outputs") subsequently introduced an option to reset the PLL when enabling a clock output that sourced it. Here, the rationale was that this is required to get a deterministic phase relationship between multiple output clocks. This clearly shows that it is useful to reset the PLLs in applications where multiple clock outputs are used. However, the Si5351 also allows for glitch-free rate adjustment of its PLLs if one avoids resetting the PLL. In our audio application where a single Si5351 clock output is used to supply a runtime adjustable bit clock, this unconditional PLL reset behaviour introduces unwanted glitches in the clock output. It would appear that the problem being solved in the former commit may be solved by using the optional device tree property introduced in the latter commit, obviating the need for an unconditional PLL reset after rate adjustment. But it's not OK to break the default behaviour of the driver, and it cannot be assumed that all device trees are using the property introduced in the latter commit. Hence, the new behaviour is made opt-in. Cc: Sebastian Hesselbarth Cc: Rabeeh Khoury Cc: Jacob Siverskog Cc: Sergej Sawazki Signed-off-by: Alvin Šipraga Acked-by: Sebastian Hesselbarth --- drivers/clk/clk-si5351.c | 47 ++++++++++++++++++++++++++-- include/linux/platform_data/si5351.h | 2 ++ 2 files changed, 46 insertions(+), 3 deletions(-) diff --git a/drivers/clk/clk-si5351.c b/drivers/clk/clk-si5351.c index 00fb9b09e030..95d7afb8cfc6 100644 --- a/drivers/clk/clk-si5351.c +++ b/drivers/clk/clk-si5351.c @@ -506,6 +506,8 @@ static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate, { struct si5351_hw_data *hwdata = container_of(hw, struct si5351_hw_data, hw); + struct si5351_platform_data *pdata = + hwdata->drvdata->client->dev.platform_data; u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS : SI5351_PLLB_PARAMETERS; @@ -518,9 +520,10 @@ static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate, (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0); /* Do a pll soft reset on the affected pll */ - si5351_reg_write(hwdata->drvdata, SI5351_PLL_RESET, - hwdata->num == 0 ? SI5351_PLL_RESET_A : - SI5351_PLL_RESET_B); + if (pdata->pll_reset[hwdata->num]) + si5351_reg_write(hwdata->drvdata, SI5351_PLL_RESET, + hwdata->num == 0 ? SI5351_PLL_RESET_A : + SI5351_PLL_RESET_B); dev_dbg(&hwdata->drvdata->client->dev, "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n", @@ -1222,6 +1225,44 @@ static int si5351_dt_parse(struct i2c_client *client, } } + /* + * Parse PLL reset mode. For compatibility with older device trees, the + * default is to always reset a PLL after setting its rate. + */ + pdata->pll_reset[0] = true; + pdata->pll_reset[1] = true; + + of_property_for_each_u32(np, "silabs,pll-reset-mode", prop, p, num) { + if (num >= 2) { + dev_err(&client->dev, + "invalid pll %d on pll-reset-mode prop\n", num); + return -EINVAL; + } + + p = of_prop_next_u32(prop, p, &val); + if (!p) { + dev_err(&client->dev, + "missing pll-reset-mode for pll %d\n", num); + return -EINVAL; + } + + switch (val) { + case 0: + /* Reset PLL whenever its rate is adjusted */ + pdata->pll_reset[num] = true; + break; + case 1: + /* Don't reset PLL whenever its rate is adjusted */ + pdata->pll_reset[num] = false; + break; + default: + dev_err(&client->dev, + "invalid pll-reset-mode %d for pll %d\n", val, + num); + return -EINVAL; + } + } + /* per clkout properties */ for_each_child_of_node(np, child) { if (of_property_read_u32(child, "reg", &num)) { diff --git a/include/linux/platform_data/si5351.h b/include/linux/platform_data/si5351.h index c71a2dd66143..5f412a615532 100644 --- a/include/linux/platform_data/si5351.h +++ b/include/linux/platform_data/si5351.h @@ -105,10 +105,12 @@ struct si5351_clkout_config { * @clk_xtal: xtal input clock * @clk_clkin: clkin input clock * @pll_src: array of pll source clock setting + * @pll_reset: array indicating if plls should be reset after setting the rate * @clkout: array of clkout configuration */ struct si5351_platform_data { enum si5351_pll_src pll_src[2]; + bool pll_reset[2]; struct si5351_clkout_config clkout[8]; }; -- 2.42.0