Received: by 2002:a05:7412:da14:b0:e2:908c:2ebd with SMTP id fe20csp1811587rdb; Mon, 9 Oct 2023 03:59:22 -0700 (PDT) X-Google-Smtp-Source: AGHT+IH4pW1Su/qZv3n0D86DhKE/FjwuNY+FMFIqFAX9eEqxDql1X5+FCM1AuUwXiAtwT/7R5SI0 X-Received: by 2002:a05:6a20:3252:b0:140:6d68:ce07 with SMTP id hm18-20020a056a20325200b001406d68ce07mr14661978pzc.52.1696849162422; Mon, 09 Oct 2023 03:59:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1696849162; cv=none; d=google.com; s=arc-20160816; b=JwitsfFCVFvSxY9KmPPtaDDeZwtx4YL5kti4XOYI7LC7gzjKSAe/eQhfrSfE4hKxSb Ixa0GYw3KvMG2RQVX9rZShMUQRXWmhU0WaIAYfjh0ArPOYQUUXTch1M7glI94j5WGVDw NhbfmJN7u9kun5xfMLoMe6a5jm2rteCg57vlOQaZ5VF9dFnLIzLKE13CFmknNqSNnnNX JpuyHKNwrYFGTitkr8eRkSbFuvbK2u4VJMWJFg5hRp0hgEBdJh5cd63VboN5YVaomv2T aPZLzNMg4sDFOcPvgksIH15rQqzYhU3iZkjgIff9wznBvtoJU+SGqenD7+iFbfWP91XZ fdXQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :content-language:references:cc:to:subject:user-agent:mime-version :date:message-id; bh=56foYln6GvDlMOLzPnWkSO6x6mJ0G39jMyiizirTH1Y=; fh=f4Dhtx5x4ZrBxR7AT1K9hM4x/wi7QlBYVOS3FN8okJ8=; b=RD7MkNmMxUJd66n9qWeNl69UF1LrxF4wAwjwjBoWWnriKF387CdxRZFJS5nGlG0y8U i123RGwxsY/9bGsi7g9QCK/XRcBo/poJt9pppXz0lZgRa9roshVWGPdlcKPYPR2lqTW8 y2yMXhRzmVm4R40TcIiuJqAm3P3s0V11ONc5ggxH1ANNF3BoDzjiBHEF3Fqb4tzDIYBW m0x8fOM2aKo50jQrspAVrHg9TyHAoXmxzOJWaXpQLU41JaMx8YKaYOPiIFURxzMwaG1s 8iTeWVDB4hMkYwMX9G0E8uOfppR0bc9gJ1m14bQtRqCOXX1UENbS3xNf99CCoYquF3nq HJ7w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.34 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from howler.vger.email (howler.vger.email. [23.128.96.34]) by mx.google.com with ESMTPS id cb7-20020a056a00430700b0068ff659af62si7044954pfb.106.2023.10.09.03.59.22 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 09 Oct 2023 03:59:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.34 as permitted sender) client-ip=23.128.96.34; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.34 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by howler.vger.email (Postfix) with ESMTP id 86CAC803DBB6; Mon, 9 Oct 2023 03:59:19 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at howler.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1346112AbjJIK7K convert rfc822-to-8bit (ORCPT + 99 others); Mon, 9 Oct 2023 06:59:10 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33900 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234504AbjJIK7K (ORCPT ); Mon, 9 Oct 2023 06:59:10 -0400 Received: from ex01.ufhost.com (ex01.ufhost.com [61.152.239.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D97619C; Mon, 9 Oct 2023 03:59:07 -0700 (PDT) Received: from EXMBX166.cuchost.com (unknown [175.102.18.54]) (using TLSv1 with cipher DHE-RSA-AES256-SHA (256/256 bits)) (Client CN "EXMBX166", Issuer "EXMBX166" (not verified)) by ex01.ufhost.com (Postfix) with ESMTP id 70B5C24E225; Mon, 9 Oct 2023 18:59:00 +0800 (CST) Received: from EXMBX171.cuchost.com (172.16.6.91) by EXMBX166.cuchost.com (172.16.6.76) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Mon, 9 Oct 2023 18:59:00 +0800 Received: from [192.168.125.85] (183.27.97.165) by EXMBX171.cuchost.com (172.16.6.91) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Mon, 9 Oct 2023 18:58:59 +0800 Message-ID: Date: Mon, 9 Oct 2023 18:58:42 +0800 MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH v7 0/19] Refactoring Microchip PCIe driver and add StarFive PCIe To: Daire McNamara , Conor Dooley , Rob Herring , Krzysztof Kozlowski , Bjorn Helgaas , Lorenzo Pieralisi , =?UTF-8?Q?Krzysztof_Wilczy=C5=84ski?= , Emil Renner Berthing CC: , , , , Paul Walmsley , Palmer Dabbelt , Albert Ou , Philipp Zabel , Mason Huo , Leyfoon Tan , Kevin Xie References: <20230927100802.46620-1-minda.chen@starfivetech.com> Content-Language: en-US From: Minda Chen In-Reply-To: <20230927100802.46620-1-minda.chen@starfivetech.com> Content-Type: text/plain; charset="UTF-8" X-Originating-IP: [183.27.97.165] X-ClientProxiedBy: EXCAS061.cuchost.com (172.16.6.21) To EXMBX171.cuchost.com (172.16.6.91) X-YovoleRuleAgent: yovoleflag Content-Transfer-Encoding: 8BIT X-Spam-Status: No, score=2.8 required=5.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RCVD_IN_SBL_CSS,SPF_HELO_NONE,SPF_PASS autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on howler.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (howler.vger.email [0.0.0.0]); Mon, 09 Oct 2023 03:59:19 -0700 (PDT) X-Spam-Level: ** On 2023/9/27 18:07, Minda Chen wrote: > This patchset final purpose is add PCIe driver for StarFive JH7110 SoC. > JH7110 using PLDA XpressRICH PCIe IP. Microchip PolarFire Using the > same IP and have commit their codes, which are mixed with PLDA > controller codes and Microchip platform codes. > > For re-use the PLDA controller codes, I request refactoring microchip > codes, move PLDA common codes to PLDA files. > Desigware and Cadence is good example for refactoring codes. > > So first step is extract the PLDA common codes from microchip, and > refactoring the microchip codes.(patch1 - 16) > Then, add Starfive codes. (patch17 - 19) > > This patchset is base on v6.6-rc3 > > patch1 is move PLDA XpressRICH PCIe host common properties dt-binding > docs from microchip,pcie-host.yaml > patch2 is move PolarFire codes to PLDA directory. > patch3 is move PLDA IP register macros to plda-pcie.h > patch4 is rename data structure in microchip codes. > patch5 is rename two setup functions in microchip codes, prepare to move > to common file. > patch6 is change the arguments of plda_pcie_setup_iomems() > patch7 is move the two setup functions to common file pcie-plda-host.c > patch8 is Add PLDA event interrupt codes and IRQ domain ops. > patch9 is rename the IRQ related functions, prepare to move to > pcie-plda-host. > patch10 - 14 is modify the event codes, preparing for support starfive > and microchip two platforms. > patch15 is move IRQ related functions to pcie-plda-host.c > patch16 is set plda_event_handler to static. > patch17 is add StarFive JH7110 PCIe dt-binding doc. > patch18 is add StarFive JH7110 Soc PCIe codes. > patch19 is Starfive dts config > Hi Conor and Daire Have you ever test this patchset? I'm sure I am not change logic of the PolarFire PCIe driver, But I can not test it. Since this series patch is delegate to nobody and no response now. I don't know when this patch set can be accepted. I still hope the refactoring patches can be accepted first. (I know you want to add the function of inbound and outbound address translation, Hope this series patch do not influence your upstream plan)