Received: by 2002:a05:7412:d8a:b0:e2:908c:2ebd with SMTP id b10csp744102rdg; Wed, 11 Oct 2023 04:32:16 -0700 (PDT) X-Google-Smtp-Source: AGHT+IHPCmsiTTfyFC/g0CC1nksbZhlwM1MGZsXBHg66Vx3A1lzIwhiPfnHvUYjPvnT0oTEtnujw X-Received: by 2002:a05:6358:921:b0:143:8f7f:9150 with SMTP id r33-20020a056358092100b001438f7f9150mr23794790rwi.13.1697023935871; Wed, 11 Oct 2023 04:32:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1697023935; cv=none; d=google.com; s=arc-20160816; b=ncD3arD+yAWrktwZBzDMrSRbpNI5K4k21fbbVlxth6GNt089H9ERoiqYWGLrXrnp3F pSZ+M2+XgHoxEWxVyR58fD9KIz8SestJDpWSbEAoEpqbeINM3byoWec6JcZsb4laG07q /xDn5xmmLGbU6aDEhSP4hk0sg39gtrVstEN8AvmtUZ8fy/V4mDMehaRTn4Xg48Ex/xMC scCgY+g/z2HkWibDA0oNBLQDHQQEdj108aQPrnZFqYLlC4rz9yDzKq9//G+dig5+RXUe RUrnRRodRVSH9q7NFH+1dUdTsDV4d7yLG+k+cs9fcYBWcFKDq9SXxwtIdX91P+73w0+T vNpQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:message-id:in-reply-to :subject:cc:to:from:date:dkim-signature; bh=/c47wj+K5FgtdjdQGW2cQpkJf55YDqe0FGaf16DOB7g=; fh=3Y7Ht7EWw/18yRcMHQle9GJUsayF3jozSVIhvuxV6QI=; b=JklOxniTa1fxuFwn+PTr7MlYgrzotAnXcu1Z+YEqHK0dBQ8w0D86wkXXe/qv3uE10U klAm1co0oqpBiDezQ7XlT8mOeCsYfCLx8k6xuEYa7fv52WOgRPJC1ZJbcOuJUYk6oxKq hg34sVFRtMlyQfv8wDRhiDN3zNLFvezaDzKhizFAauzR0TivL1e0O/Zvi/o1z68UvtpC qlzLysL0nSw2fm/YN3dEukguWoNTaCcxyaiVDxjBMhIquuk338Vb7dkftaAGLwu15r3K +DfBUYSmWDwvRHgPW1DJjzS/NIUqZlel/P2Y2YAB1vkbkd/SMdtAEC2j1uMwm0yGTnjW +yRg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=WJsqcOoz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from snail.vger.email (snail.vger.email. [2620:137:e000::3:7]) by mx.google.com with ESMTPS id s17-20020a632c11000000b005895c80c902si11943445pgs.438.2023.10.11.04.32.15 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 11 Oct 2023 04:32:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) client-ip=2620:137:e000::3:7; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=WJsqcOoz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id ECFD381BBA35; Wed, 11 Oct 2023 04:32:14 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1346340AbjJKLcH (ORCPT + 99 others); Wed, 11 Oct 2023 07:32:07 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46012 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234796AbjJKLcE (ORCPT ); Wed, 11 Oct 2023 07:32:04 -0400 Received: from mgamail.intel.com (mgamail.intel.com [134.134.136.126]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id ABC58C9; Wed, 11 Oct 2023 04:32:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1697023921; x=1728559921; h=date:from:to:cc:subject:in-reply-to:message-id: references:mime-version; bh=hbERW9TCUzG04DSURrSyqLQenuj4yH5qm9T4ka2HjGY=; b=WJsqcOozISNVWwXIyWPFOth7ytIjbbh3NgJc1fXY4PpND1q0R6XM+Y8/ EG5ssT63sM9iCS+thSQOSy8U5MSQpHA8pGrluzq7qOGhElkGvNXreCZu3 8HvJgbRh3IlXoOVB7veo91TsMMVrjw8irUYQn6A8VfGkCCVDvMGCtIOEK MdqyhfQOuKCDkoxj2DLzSrB94ULMmqHHoV23tDZtga6AEM4+F3sitN2BG 6uGI+4WsjROCnzNPi+Fwz6WzIYE0ToF5AgDKSZgCq7SiXPdJkpo3inM8p HENxDf1NGZjJzcjr9pn6jvpfw5hmUzLY5mXHMxv6dX6rMjjQK7TYqlP6A Q==; X-IronPort-AV: E=McAfee;i="6600,9927,10859"; a="369702099" X-IronPort-AV: E=Sophos;i="6.03,214,1694761200"; d="scan'208";a="369702099" Received: from fmsmga003.fm.intel.com ([10.253.24.29]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 Oct 2023 04:32:00 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10859"; a="844523907" X-IronPort-AV: E=Sophos;i="6.03,214,1694761200"; d="scan'208";a="844523907" Received: from opipikin-mobl2.ger.corp.intel.com (HELO sdodaev-mobl.ger.corp.intel.com) ([10.252.57.154]) by fmsmga003-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 Oct 2023 04:31:58 -0700 Date: Wed, 11 Oct 2023 14:31:56 +0300 (EEST) From: =?ISO-8859-15?Q?Ilpo_J=E4rvinen?= To: Bjorn Helgaas cc: linux-pci@vger.kernel.org, Jonathan Cameron , =?ISO-8859-2?Q?Krzysztof_Wilczy=F1ski?= , Lorenzo Pieralisi , LKML , Bjorn Helgaas Subject: Re: [PATCH 04/10] PCI/ATS: Show PASID Capability register width in bitmasks In-Reply-To: <20231010204436.1000644-5-helgaas@kernel.org> Message-ID: <46318dc8-3658-403e-1ca2-cb8ed138bbd@linux.intel.com> References: <20231010204436.1000644-1-helgaas@kernel.org> <20231010204436.1000644-5-helgaas@kernel.org> MIME-Version: 1.0 Content-Type: multipart/mixed; boundary="8323329-1123553150-1697023920=:1977" X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,SPF_HELO_NONE,SPF_NONE, URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Wed, 11 Oct 2023 04:32:15 -0700 (PDT) This message is in MIME format. The first part should be readable text, while the remaining parts are likely unreadable without MIME-aware tools. --8323329-1123553150-1697023920=:1977 Content-Type: text/plain; charset=ISO-8859-15 Content-Transfer-Encoding: 8BIT On Tue, 10 Oct 2023, Bjorn Helgaas wrote: > From: Bjorn Helgaas > > The PASID Capability and Control registers are both 16 bits wide. Use > 16-bit wide constants in field names to match the register width. No > functional change intended. > > Signed-off-by: Bjorn Helgaas > --- > include/uapi/linux/pci_regs.h | 10 +++++----- > 1 file changed, 5 insertions(+), 5 deletions(-) > > diff --git a/include/uapi/linux/pci_regs.h b/include/uapi/linux/pci_regs.h > index 34bf037993f3..6af1f8d53e97 100644 > --- a/include/uapi/linux/pci_regs.h > +++ b/include/uapi/linux/pci_regs.h > @@ -930,12 +930,12 @@ > > /* Process Address Space ID */ > #define PCI_PASID_CAP 0x04 /* PASID feature register */ > -#define PCI_PASID_CAP_EXEC 0x02 /* Exec permissions Supported */ > -#define PCI_PASID_CAP_PRIV 0x04 /* Privilege Mode Supported */ > +#define PCI_PASID_CAP_EXEC 0x0002 /* Exec permissions Supported */ > +#define PCI_PASID_CAP_PRIV 0x0004 /* Privilege Mode Supported */ > #define PCI_PASID_CTRL 0x06 /* PASID control register */ > -#define PCI_PASID_CTRL_ENABLE 0x01 /* Enable bit */ > -#define PCI_PASID_CTRL_EXEC 0x02 /* Exec permissions Enable */ > -#define PCI_PASID_CTRL_PRIV 0x04 /* Privilege Mode Enable */ > +#define PCI_PASID_CTRL_ENABLE 0x0001 /* Enable bit */ > +#define PCI_PASID_CTRL_EXEC 0x0002 /* Exec permissions Enable */ > +#define PCI_PASID_CTRL_PRIV 0x0004 /* Privilege Mode Enable */ > #define PCI_EXT_CAP_PASID_SIZEOF 8 Reviewed-by: Ilpo J?rvinen -- i. --8323329-1123553150-1697023920=:1977--