Received: by 2002:a05:7412:d8a:b0:e2:908c:2ebd with SMTP id b10csp3009731rdg; Tue, 17 Oct 2023 01:29:14 -0700 (PDT) X-Google-Smtp-Source: AGHT+IEliFjtB0kbMrn8flN3VTk+21KcRP13unox/ieuSkLHd7jdXKKTy+LIQUVEVnVjGDXgwNds X-Received: by 2002:a17:902:d4cd:b0:1ca:2a58:7ef9 with SMTP id o13-20020a170902d4cd00b001ca2a587ef9mr1846507plg.67.1697531353831; Tue, 17 Oct 2023 01:29:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1697531353; cv=none; d=google.com; s=arc-20160816; b=pAjVWavHqbjDpmQCd+yFwcqLiDehGIgKZjdi99zoQp4sns9nzDGHvWbY6tUqJdt6U3 rtAKeX1fMLZUwAxb/IMnezl5eDvrSCWQM5sIDqFXCQB0r3QfUtl0ziELN6jswFU3wIU3 KSBTC3a2jLYPOoRvj26wy9rzVvPtRyQrUw63PEuGTWNa+DqNtVmU6U4CbLpujfIZUVUT brAmlw+OBma8Jdb0JwDmC3IdEpreh7+aPs7ddxZbued8B9d47khpYnL4zh5Tuh88GHZD HofFzfJgCAe6+zG2id0iAYQBWsZeu7NWMCbTJhS4eFkQXM8vCbJLMiZew3FurQWg4Fu3 Akaw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to :content-language:from:references:cc:to:subject:user-agent :mime-version:date:message-id:dkim-signature; bh=QRIZt+KQn92efdHN0i6iZbZKCBIpqwtYg+g6NgyqNY4=; fh=t3fWwA0jBkUfB9qUV3/AEknEELhMtc+8xOqED3n5Li4=; b=gGZJW7YWnP2q/HB7eVb+twZRojbj5GXT2Dp25d7ohfJcjNgUaDwArQDcn/RH4eTwW4 m7cQSG/gF3osLHMn5LN10kSKneSR7DynP1fvu7NhLFoJlZUoJFsR2q53XpY61/2MoXVh Ut9EBDYlCPjCuUMTSaeL9TEPEHK0VM9Luu2QblMlzLk+bTn2wieY9B8ZFDL1PKROceiF yLWqRx4Mr26mo51STtbv4u8AaZwzTa2+ruC3A98/vCsZ/jciYcdtIFeu3I92woWx8Wwb O8bqIvgGvtRkPnPr8nWZe128EKiIL8fAy1Tp8VsppItxoDW6MZnr8XzZd0lQgRqTBo3l MYdQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=jrQQ05qC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.36 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from pete.vger.email (pete.vger.email. [23.128.96.36]) by mx.google.com with ESMTPS id b21-20020a170902d89500b001c9b94ed143si1203043plz.623.2023.10.17.01.29.13 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 17 Oct 2023 01:29:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.36 as permitted sender) client-ip=23.128.96.36; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=jrQQ05qC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.36 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by pete.vger.email (Postfix) with ESMTP id 833BC809BE6B; Tue, 17 Oct 2023 01:29:11 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at pete.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234617AbjJQI3G (ORCPT + 99 others); Tue, 17 Oct 2023 04:29:06 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40402 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229666AbjJQI3F (ORCPT ); Tue, 17 Oct 2023 04:29:05 -0400 Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id ADC6F93; Tue, 17 Oct 2023 01:29:03 -0700 (PDT) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 74F6CC433C8; Tue, 17 Oct 2023 08:28:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1697531343; bh=RESuwpGBnAb12MK/MNuF3dBypxSNz2pAixUEdbu0A0E=; h=Date:Subject:To:Cc:References:From:In-Reply-To:From; b=jrQQ05qC6teSXhyYJm0Ss3ngnUZJG82JYLoNCYwxd7Qm4BpNnxAVY6tuh2teCUuD0 eUAiXCPii9O5P59rcy//pEOxE+TOb/jpYwsQ/lEcxXZllZVDw1/jCdRXIt3b6rd0vN EE9UxXzs8ePVIdtwiOsXOCMTRcWfL6419MGz2MKul4FFqf5qqFKX94aYeE4O5dV0HI WCB1Y8kOt0Sri4PkagJzGQ99EMiw8nL868/MMqiYgByycWSV1kEeDmq03GpZ0EGZ9Q fwEMb5cFS3e3GBdvocOmxoKOPYdA1wF5FygdYPnaqdEw/zBH7YXzQEZOQuxMiUikn2 RiSG6Z5zIhU3w== Message-ID: <3d2b2683-3b7f-403c-a717-9c5e3f2c3939@kernel.org> Date: Tue, 17 Oct 2023 17:28:57 +0900 MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH v7 07/26] PM / devfreq: rockchip-dfi: introduce channel mask To: Sascha Hauer Cc: linux-rockchip@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org, Heiko Stuebner , Kyungmin Park , MyungJoo Ham , Will Deacon , Mark Rutland , kernel@pengutronix.de, Michael Riesch , Robin Murphy , Vincent Legoll , Rob Herring , Krzysztof Kozlowski , Conor Dooley , devicetree@vger.kernel.org, Sebastian Reichel References: <20230704093242.583575-1-s.hauer@pengutronix.de> <20230704093242.583575-8-s.hauer@pengutronix.de> <859b0091-e361-6060-2977-4aba13af418a@kernel.org> <20231016112216.GY3359458@pengutronix.de> <20231016124558.GL235829@pengutronix.de> From: Chanwoo Choi Content-Language: en-US In-Reply-To: <20231016124558.GL235829@pengutronix.de> Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-1.2 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on pete.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (pete.vger.email [0.0.0.0]); Tue, 17 Oct 2023 01:29:11 -0700 (PDT) On 23. 10. 16. 21:45, Sascha Hauer wrote: > On Mon, Oct 16, 2023 at 01:22:16PM +0200, Sascha Hauer wrote: >> On Sat, Oct 07, 2023 at 02:21:10AM +0900, Chanwoo Choi wrote: >>> Hi, >>> >>> On 23. 7. 4. 18:32, Sascha Hauer wrote: >>>> Different Rockchip SoC variants have a different number of channels. >>>> Introduce a channel mask to make the number of channels configurable >>>> from SoC initialization code. >>>> >>>> Reviewed-by: Sebastian Reichel >>>> Signed-off-by: Sascha Hauer >>>> --- >>>> drivers/devfreq/event/rockchip-dfi.c | 23 +++++++++++++++++------ >>>> 1 file changed, 17 insertions(+), 6 deletions(-) >>>> >>>> diff --git a/drivers/devfreq/event/rockchip-dfi.c b/drivers/devfreq/event/rockchip-dfi.c >>>> index 126bb744645b6..82de24a027579 100644 >>>> --- a/drivers/devfreq/event/rockchip-dfi.c >>>> +++ b/drivers/devfreq/event/rockchip-dfi.c >>>> @@ -18,10 +18,11 @@ >>>> #include >>>> #include >>>> #include >>>> +#include >>>> >>>> #include >>>> >>>> -#define RK3399_DMC_NUM_CH 2 >>>> +#define DMC_MAX_CHANNELS 2 >>>> >>>> /* DDRMON_CTRL */ >>>> #define DDRMON_CTRL 0x04 >>>> @@ -44,7 +45,7 @@ struct dmc_count_channel { >>>> }; >>>> >>>> struct dmc_count { >>>> - struct dmc_count_channel c[RK3399_DMC_NUM_CH]; >>>> + struct dmc_count_channel c[DMC_MAX_CHANNELS]; >>>> }; >>>> >>>> /* >>>> @@ -61,6 +62,7 @@ struct rockchip_dfi { >>>> struct regmap *regmap_pmu; >>>> struct clk *clk; >>>> u32 ddr_type; >>>> + unsigned int channel_mask; >>>> }; >>>> >>>> static void rockchip_dfi_start_hardware_counter(struct devfreq_event_dev *edev) >>>> @@ -95,7 +97,9 @@ static void rockchip_dfi_read_counters(struct devfreq_event_dev *edev, struct dm >>>> u32 i; >>>> void __iomem *dfi_regs = dfi->regs; >>>> >>>> - for (i = 0; i < RK3399_DMC_NUM_CH; i++) { >>>> + for (i = 0; i < DMC_MAX_CHANNELS; i++) { >>>> + if (!(dfi->channel_mask & BIT(i))) >>>> + continue; >>>> count->c[i].access = readl_relaxed(dfi_regs + >>>> DDRMON_CH0_DFI_ACCESS_NUM + i * 20); >>>> count->c[i].total = readl_relaxed(dfi_regs + >>>> @@ -145,9 +149,14 @@ static int rockchip_dfi_get_event(struct devfreq_event_dev *edev, >>>> rockchip_dfi_read_counters(edev, &count); >>>> >>>> /* We can only report one channel, so find the busiest one */ >>>> - for (i = 0; i < RK3399_DMC_NUM_CH; i++) { >>>> - u32 a = count.c[i].access - last->c[i].access; >>>> - u32 t = count.c[i].total - last->c[i].total; >>>> + for (i = 0; i < DMC_MAX_CHANNELS; i++) { >>> >>> Instead of DMC_MAX_CHANNELS defintion, >>> you can initialize the max channel in each rkXXXX_dfi_init() like 'dfi->channel_count'. >>> It reduces the unnecessary loop by initializing the proper max channel. >> >> That is not easily possible. Some SoCs, eg the RK3588 have four >> channels, but not all channels are necessarily enabled it also >> might not be the first channels that are enabled. On a RK3588 >> the channel mask might for example be 0b0101. > > Nah, forget this comment. Of course I can initialize a variable with a > maximum value of channels that could be available on this SoC and only > iterate over these. Will do. > Thanks. -- Best Regards, Samsung Electronics Chanwoo Choi