Received: by 2002:a05:7412:a9a2:b0:e2:908c:2ebd with SMTP id o34csp2546802rdh; Sun, 29 Oct 2023 23:29:53 -0700 (PDT) X-Google-Smtp-Source: AGHT+IGSzx8wpRpb0BcDmKiMeq44wYGrATvmDhqsAT+DiJohw9DAUkelWa393wedYwwOVjJiJB4e X-Received: by 2002:a05:6358:5241:b0:168:e5ee:8fbd with SMTP id c1-20020a056358524100b00168e5ee8fbdmr11915008rwa.27.1698647393057; Sun, 29 Oct 2023 23:29:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1698647393; cv=none; d=google.com; s=arc-20160816; b=cwLsHivmYT9BVeiDNwyDkEXjrBs/QabeSIrOEiK5SUTEQwspviK2QHNdRu0pwLBUFc 1y82ppk200klQoc6ZhhvuH81J6qwhdGgkFkjv5G82wVG1KGodRFyzpL0v8aFqUOt3qqu VQEZE0xvOzQ8G6R/yxDfywUZPDrX6qUTZgB1CgSVkjrF7PejHJBfnTiCn42EQyDx6TuY xsM2JfzP80gXVeqq5YaPjwYoao5XM89wAOMO4MrLmCDCU6Rl/Zov54ymnTFIFmxN5iiK cscte0lS5D+JiEQ8pwO8CHK4WByx2e1iJw18Z21QGtWFeidwlCc5afZX/0/hYuGXoHJw ceng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=5nUycRElQYZ+LkTf/gqjDO6edb4YriCMRU/l5B9jm1A=; fh=uQiXbYZSxlJ3b/N/d64OeJ9k8ZcZ25QyZ1yw5ENFT90=; b=oLo0wvhwKCNqkActSKNMyUN43xlx1vQJ9gQ0j7sT1BEcSQtynhVsg0LAiXk6pnzeNr YkpUpAf6bE+vYgRqmlLLloGE7UrFnVCW+5jXpIGTpOH1RKpJUGv9UKhVjQvbuAJ00iof sYTz1XT3aSVHbe2Lgt08HeJZ+KNnQSlnPURiyk5sBdMyzkNeZEM68EQSOWm7nh6Rudz5 G0TRNergjSF1wtV/5I3T1CWWZxcZA0Mi0a1yH+PvYWy5qIvuQrAKQGAkLGzxk6lYZZ+6 iaLJK3RsSKXRPMO7GyIvlIxfv28PBUysnwZoPKynEixtlwYiiPrJBQUNmZjLDNE4t56y dp6g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from snail.vger.email (snail.vger.email. [2620:137:e000::3:7]) by mx.google.com with ESMTPS id e22-20020a656796000000b00578b952e954si4525445pgr.112.2023.10.29.23.29.52 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 29 Oct 2023 23:29:53 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) client-ip=2620:137:e000::3:7; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id E39A8803E784; Sun, 29 Oct 2023 23:29:51 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231459AbjJ3G3s (ORCPT + 99 others); Mon, 30 Oct 2023 02:29:48 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46688 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231443AbjJ3G3m (ORCPT ); Mon, 30 Oct 2023 02:29:42 -0400 Received: from rtits2.realtek.com.tw (rtits2.realtek.com [211.75.126.72]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 28BE3DB; Sun, 29 Oct 2023 23:29:34 -0700 (PDT) X-SpamFilter-By: ArmorX SpamTrap 5.78 with qID 39U6Rwh862780490, This message is accepted by code: ctloc85258 Received: from mail.realtek.com (rtexh36506.realtek.com.tw[172.21.6.27]) by rtits2.realtek.com.tw (8.15.2/2.93/5.92) with ESMTPS id 39U6Rwh862780490 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=OK); Mon, 30 Oct 2023 14:27:58 +0800 Received: from RTEXMBS05.realtek.com.tw (172.21.6.98) by RTEXH36506.realtek.com.tw (172.21.6.27) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.17; Mon, 30 Oct 2023 14:27:58 +0800 Received: from RTEXH36506.realtek.com.tw (172.21.6.27) by RTEXMBS05.realtek.com.tw (172.21.6.98) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2375.34; Mon, 30 Oct 2023 14:27:57 +0800 Received: from localhost.localdomain (172.21.252.101) by RTEXH36506.realtek.com.tw (172.21.6.27) with Microsoft SMTP Server id 15.1.2507.17 via Frontend Transport; Mon, 30 Oct 2023 14:27:58 +0800 From: Jyan Chou To: , , , , , , , , CC: , , , , , , , , , Subject: [PATCH V4][1/4] mmc: solve DMA boundary limitation of CQHCI driver Date: Mon, 30 Oct 2023 14:27:46 +0800 Message-ID: <20231030062749.2840-2-jyanchou@realtek.com> X-Mailer: git-send-email 2.42.0 In-Reply-To: <20231030062749.2840-1-jyanchou@realtek.com> References: <20231030062749.2840-1-jyanchou@realtek.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-KSE-ServerInfo: RTEXMBS05.realtek.com.tw, 9 X-KSE-AntiSpam-Interceptor-Info: fallback X-KSE-Antivirus-Interceptor-Info: fallback X-KSE-AntiSpam-Interceptor-Info: fallback X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Sun, 29 Oct 2023 23:29:52 -0700 (PDT) Due to synopsys data book's description, it had a limitation while using DMA that buffer size and start address must not exceed 128 MB. We add an option setup_tran_desc to make tran_desc setting flexible. Signed-off-by: Jyan Chou --- v2 -> v3: - Fix auto test compile warning. v1 -> v2: - Export cqhci_set_tran_desc for setting the descriptor's callback function. v0 -> v1: - Separate different patch supports into single patch. --- --- drivers/mmc/host/cqhci-core.c | 8 +++++++- drivers/mmc/host/cqhci.h | 5 +++++ 2 files changed, 12 insertions(+), 1 deletion(-) diff --git a/drivers/mmc/host/cqhci-core.c b/drivers/mmc/host/cqhci-core.c index b3d7d6d8d654..5560329d2a7d 100644 --- a/drivers/mmc/host/cqhci-core.c +++ b/drivers/mmc/host/cqhci-core.c @@ -474,7 +474,7 @@ static int cqhci_dma_map(struct mmc_host *host, struct mmc_request *mrq) return sg_count; } -static void cqhci_set_tran_desc(u8 *desc, dma_addr_t addr, int len, bool end, +void cqhci_set_tran_desc(u8 *desc, dma_addr_t addr, int len, bool end, bool dma64) { __le32 *attr = (__le32 __force *)desc; @@ -495,6 +495,7 @@ static void cqhci_set_tran_desc(u8 *desc, dma_addr_t addr, int len, bool end, dataddr[0] = cpu_to_le32(addr); } } +EXPORT_SYMBOL(cqhci_set_tran_desc); static int cqhci_prep_tran_desc(struct mmc_request *mrq, struct cqhci_host *cq_host, int tag) @@ -516,6 +517,11 @@ static int cqhci_prep_tran_desc(struct mmc_request *mrq, desc = get_trans_desc(cq_host, tag); + if (cq_host->ops->setup_tran_desc) { + cq_host->ops->setup_tran_desc(data, cq_host, desc, sg_count); + return 0; + } + for_each_sg(data->sg, sg, sg_count, i) { addr = sg_dma_address(sg); len = sg_dma_len(sg); diff --git a/drivers/mmc/host/cqhci.h b/drivers/mmc/host/cqhci.h index 1a12e40a02e6..fded53fc2a0b 100644 --- a/drivers/mmc/host/cqhci.h +++ b/drivers/mmc/host/cqhci.h @@ -216,6 +216,7 @@ union cqhci_crypto_cfg_entry { struct cqhci_host_ops; struct mmc_host; struct mmc_request; +struct mmc_data; struct cqhci_slot; struct cqhci_host { @@ -289,6 +290,8 @@ struct cqhci_host_ops { u64 *data); void (*pre_enable)(struct mmc_host *mmc); void (*post_disable)(struct mmc_host *mmc); + void (*setup_tran_desc)(struct mmc_data *data, + struct cqhci_host *cq_host, u8 *desc, int sg_count); #ifdef CONFIG_MMC_CRYPTO int (*program_key)(struct cqhci_host *cq_host, const union cqhci_crypto_cfg_entry *cfg, int slot); @@ -322,6 +325,8 @@ static inline int cqhci_suspend(struct mmc_host *mmc) { return cqhci_deactivate(mmc); } + +void cqhci_set_tran_desc(u8 *desc, dma_addr_t addr, int len, bool end, bool dma64); int cqhci_resume(struct mmc_host *mmc); #endif -- 2.42.0