Received: by 2002:a05:7412:85a1:b0:e2:908c:2ebd with SMTP id n33csp189122rdh; Mon, 30 Oct 2023 19:37:28 -0700 (PDT) X-Google-Smtp-Source: AGHT+IEasK9f7vS4CsX21b6l4ch3s26IpGIKkYhcb/mtaZO3JHBbR8cyeCODyiRHoF/1u4SHAp2O X-Received: by 2002:a17:902:db0e:b0:1cc:476c:896c with SMTP id m14-20020a170902db0e00b001cc476c896cmr3989679plx.60.1698719847991; Mon, 30 Oct 2023 19:37:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1698719847; cv=none; d=google.com; s=arc-20160816; b=AAUuL1NZuR6A6fDUkR+dwmDu4q9ZQYsuyUm5ey1Ia8MF0itFvkYRHwTj4FZOpIXNwe MPtM+VikDDviiQ/W1F4CMQjhe63roRsVOhEoxcd7690+NszSt7w+GFkDZQ6bB0RLmwYi vgeyfyGKhStJrREJL3i0QGABRavV4CjdQfZ3nHegc0GjWUaHUwkeJEB4BAeBXccT7t87 +tvI75fDOgKRSlwxJubJYvWy82Ph9NVmmhrpSI5+VCcCr6zleyK3MB/H6p75sW3wflXZ hqj4eCEM0R044QneXK+3UH/7dAh7OQ1bhKvHdJO1b0sVBgiLuSQF4aE0ml4Pe/yf1zkw DcxQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=nI4owjLNbwrPDaH36UNSNPdGJF9zPNW1aGc8bbfQXxc=; fh=QBHJhMFaY+lWbqr2wKEcOz8zsPIdmcjBYs3CtaAVoV4=; b=GjSyp/sLbpbtNdMdUoQkB/Smf+xBmumrdNjr1PUnEv4cjndC1CbW60ZL2GJ59AhCUJ f3+nHKpIKidjaal8DwjPU2MFPUotC0mCqxXj2UH9KuRRoLp1QkJE598KQAVwlJ+zZqSP HoeU4HrUFr1/CgeXx7yaCf8XZXEJxcxyVxJRtqXT3T4BO0ZqeNbcvs0uUPlrOGOG7+hz elYCRRrblsCj2Y89eXGL9zKHS0brpPvN36OIx0AB/mWYN9wa4LD0KJU3ndBM72c2wEZO d5YhJZxPA3QWuQfb3ykDEOJ5vksAAc5rFE0oJktL88zAFHIU/k+yADyL7Badz5IkU4Rg YWHg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=alibaba.com Return-Path: Received: from snail.vger.email (snail.vger.email. [2620:137:e000::3:7]) by mx.google.com with ESMTPS id kg14-20020a170903060e00b001cc692bf120si263882plb.61.2023.10.30.19.37.27 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 30 Oct 2023 19:37:27 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) client-ip=2620:137:e000::3:7; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=alibaba.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id F153C802A6D2; Mon, 30 Oct 2023 19:37:26 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234804AbjJaChW (ORCPT + 99 others); Mon, 30 Oct 2023 22:37:22 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57510 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235390AbjJaChR (ORCPT ); Mon, 30 Oct 2023 22:37:17 -0400 Received: from out30-119.freemail.mail.aliyun.com (out30-119.freemail.mail.aliyun.com [115.124.30.119]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9EFB712E; Mon, 30 Oct 2023 19:37:09 -0700 (PDT) X-Alimail-AntiSpam: AC=PASS;BC=-1|-1;BR=01201311R111e4;CH=green;DM=||false|;DS=||;FP=0|-1|-1|-1|0|-1|-1|-1;HT=ay29a033018046049;MF=guanjun@linux.alibaba.com;NM=1;PH=DS;RN=14;SR=0;TI=SMTPD_---0VvFb6Hm_1698719824; Received: from localhost(mailfrom:guanjun@linux.alibaba.com fp:SMTPD_---0VvFb6Hm_1698719824) by smtp.aliyun-inc.com; Tue, 31 Oct 2023 10:37:05 +0800 From: 'Guanjun' To: dave.jiang@intel.com, dmaengine@vger.kernel.org, linux-kernel@vger.kernel.org, vkoul@kernel.org, tony.luck@intel.com, fenghua.yu@intel.com Cc: jing.lin@intel.com, ashok.raj@intel.com, sanjay.k.kumar@intel.com, megha.dey@intel.com, jacob.jun.pan@intel.com, yi.l.liu@intel.com, tglx@linutronix.de Subject: [PATCH v3 2/2] dmaengine: idxd: Fix incorrect descriptions for GRPCFG register Date: Tue, 31 Oct 2023 10:37:00 +0800 Message-Id: <20231031023700.1515974-3-guanjun@linux.alibaba.com> X-Mailer: git-send-email 2.39.3 In-Reply-To: <20231031023700.1515974-1-guanjun@linux.alibaba.com> References: <20231031023700.1515974-1-guanjun@linux.alibaba.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-9.9 required=5.0 tests=BAYES_00, ENV_AND_HDR_SPF_MATCH,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS, UNPARSEABLE_RELAY,USER_IN_DEF_SPF_WL autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Mon, 30 Oct 2023 19:37:27 -0700 (PDT) From: Guanjun Fix incorrect descriptions for the GRPCFG register which has three sub-registers (GRPWQCFG, GRPENGCFG and GRPFLGCFG). No functional changes Signed-off-by: Guanjun Reviewed-by: Dave Jiang --- drivers/dma/idxd/registers.h | 12 +++++++----- 1 file changed, 7 insertions(+), 5 deletions(-) diff --git a/drivers/dma/idxd/registers.h b/drivers/dma/idxd/registers.h index 7b54a3939ea1..315c004f58e4 100644 --- a/drivers/dma/idxd/registers.h +++ b/drivers/dma/idxd/registers.h @@ -440,12 +440,14 @@ union wqcfg { /* * This macro calculates the offset into the GRPCFG register * idxd - struct idxd * - * n - wq id - * ofs - the index of the 32b dword for the config register + * n - group id + * ofs - the index of the 64b qword for the config register * - * The WQCFG register block is divided into groups per each wq. The n index - * allows us to move to the register group that's for that particular wq. - * Each register is 32bits. The ofs gives us the number of register to access. + * The GRPCFG register block is divided into three sub-registers, which + * are GRPWQCFG, GRPENGCFG and GRPFLGCFG. The n index allows us to move + * to the register block that contains the three sub-registers. + * Each register block is 64bits. And the ofs gives us the offset + * within the GRPWQCFG register to access. */ #define GRPWQCFG_OFFSET(idxd_dev, n, ofs) ((idxd_dev)->grpcfg_offset +\ (n) * GRPCFG_SIZE + sizeof(u64) * (ofs)) -- 2.39.3