Received: by 2002:a05:7412:f589:b0:e2:908c:2ebd with SMTP id eh9csp998341rdb; Wed, 1 Nov 2023 08:35:26 -0700 (PDT) X-Google-Smtp-Source: AGHT+IHKcSch63XjFAPa4MAavOyfCr5RooiTS6MAwGleWaKIJrmmEEzwqhSfCU1ZXPJPLzJZPCCl X-Received: by 2002:a05:6a00:2e29:b0:6bd:71e3:b647 with SMTP id fc41-20020a056a002e2900b006bd71e3b647mr15603056pfb.19.1698852926646; Wed, 01 Nov 2023 08:35:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1698852926; cv=none; d=google.com; s=arc-20160816; b=QTQBHQj2b9ZC0rYOJGZmd2zAJu05E86zI0ck5m2eLdJbYnlyeRDI9iGDwkF2voCRsE R1oIo3Irno1G6SSKw4MetCZU5Tc3FZpXC3suRjBycT32QQ/ljoyMOg0O3LXsTSQViNDX KZ73NfPWplRA71TIpAL3etQ2UjhyaC0QKqBSPnHlLeAFJZ3DpwjXsfoB00E/prhiB+gR WkvqyWerJk8wmGrc2gZHWAFCwaAhI+n0sRy5c20Gtf/zW17o8eQ2tYL763XI7JBGEkJf HZkEIj/3fQq0RsE5ksPlMICTqRgI+ClY+lu9D8laHATVI9zlA9a0aU2vH2wZhyqCibhW dp7g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=zRM+tk1NTxn9zLbroIp9nvhGLWHStCCt82JQuvpBuWg=; fh=F/TuyloT30ZtDzjHajrktRV053GhE0XDKyn0YAasiz4=; b=RzRaBeZJFkCCgWezO3C4WMLxUvdxWQa+z8q60/Yb9rn2/pKeeJtHcc59V9e6Y76DV7 MgQmKwaQf3unEHbnJ6SZMqUekFGlnhb8wNfYfR9RFBOi2owC0Sryg5Blkfs944hxGFCt uMKkImOLD+pQj25aLykctRLKzL2FX5J4eAo3K5kX0YWn3wrt5FPKKQt9GRns++Sc4oP7 msCu8j3saadYIsHIfZnzASnacTh22EoJdcoyp9pEorycoIIDeAlJklWUuoeifxCpHuuh rCZd8CCbAni5D36OA6zuaed5fHvjsn5twnk+qR5vl9BGLWpjOSTRkWKLbVU8Dk0p9Ozx 4J/A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=rgJY1V2H; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from snail.vger.email (snail.vger.email. [2620:137:e000::3:7]) by mx.google.com with ESMTPS id g16-20020aa796b0000000b00690d25b1991si1777604pfk.41.2023.11.01.08.35.25 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 01 Nov 2023 08:35:26 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) client-ip=2620:137:e000::3:7; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=rgJY1V2H; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id 45DA5812AD05; Wed, 1 Nov 2023 08:35:25 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1343627AbjKAPfT (ORCPT + 99 others); Wed, 1 Nov 2023 11:35:19 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48176 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234553AbjKAPfQ (ORCPT ); Wed, 1 Nov 2023 11:35:16 -0400 Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 150B7102; Wed, 1 Nov 2023 08:35:10 -0700 (PDT) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 67AE3C433C9; Wed, 1 Nov 2023 15:35:06 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1698852909; bh=bbdrSxFMrsXv8i5RW4uSoBXIoUFMBluPi9Yoa790odM=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=rgJY1V2HKsWnaXdqbPjdfzpglTtq4dcJLMF+pW0xil4K7rwUmLxqh1iiY/XXQOjXM M19pPpzwc1M6I8QCWhA1O5ynJKE2lWLDj1CWSGJAW+n2OEagaQkhjs0A964+/7Rk1Z s1svrJnFT0glrtxFNZktZ0K1STk+LOAhF01HCtPqYkAjde+kWePYT/uNA7buXZwuRe uqIJI9OiyIs+0BodAgzGbRjZthhdhCTKL2vkMt5vAoC8SNHr2AODXhPZI+y+pwpsTI sgygKOQ+nEVsJ+EXqCWQEfLur/RiWcWDx7MHGphZBGPQh7yxxHDq0ot/N/Cr1MFhnP BZ8cyZlqOvbVQ== Date: Wed, 1 Nov 2023 23:22:52 +0800 From: Jisheng Zhang To: Charlie Jenkins Cc: Palmer Dabbelt , Conor Dooley , Samuel Holland , David Laight , Xiao Wang , Evan Green , linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-arch@vger.kernel.org, Paul Walmsley , Albert Ou , Arnd Bergmann , Conor Dooley Subject: Re: [PATCH v9 3/5] riscv: Checksum header Message-ID: References: <20231031-optimize_checksum-v9-0-ea018e69b229@rivosinc.com> <20231031-optimize_checksum-v9-3-ea018e69b229@rivosinc.com> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: <20231031-optimize_checksum-v9-3-ea018e69b229@rivosinc.com> X-Spam-Status: No, score=-4.8 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Wed, 01 Nov 2023 08:35:25 -0700 (PDT) On Tue, Oct 31, 2023 at 05:18:53PM -0700, Charlie Jenkins wrote: > Provide checksum algorithms that have been designed to leverage riscv > instructions such as rotate. In 64-bit, can take advantage of the larger > register to avoid some overflow checking. > > Signed-off-by: Charlie Jenkins > Acked-by: Conor Dooley > --- > arch/riscv/include/asm/checksum.h | 81 +++++++++++++++++++++++++++++++++++++++ > 1 file changed, 81 insertions(+) > > diff --git a/arch/riscv/include/asm/checksum.h b/arch/riscv/include/asm/checksum.h > new file mode 100644 > index 000000000000..3d77cac338fe > --- /dev/null > +++ b/arch/riscv/include/asm/checksum.h > @@ -0,0 +1,81 @@ > +/* SPDX-License-Identifier: GPL-2.0 */ > +/* > + * Checksum routines > + * > + * Copyright (C) 2023 Rivos Inc. > + */ > +#ifndef __ASM_RISCV_CHECKSUM_H > +#define __ASM_RISCV_CHECKSUM_H > + > +#include > +#include > + > +#define ip_fast_csum ip_fast_csum > + > +/* Define riscv versions of functions before importing asm-generic/checksum.h */ > +#include > + > +/* > + * Quickly compute an IP checksum with the assumption that IPv4 headers will > + * always be in multiples of 32-bits, and have an ihl of at least 5. > + * @ihl is the number of 32 bit segments and must be greater than or equal to 5. > + * @iph is assumed to be word aligned given that NET_IP_ALIGN is set to 2 on > + * riscv, defining IP headers to be aligned. > + */ > +static inline __sum16 ip_fast_csum(const void *iph, unsigned int ihl) > +{ > + unsigned long csum = 0; > + int pos = 0; > + > + do { > + csum += ((const unsigned int *)iph)[pos]; > + if (IS_ENABLED(CONFIG_32BIT)) > + csum += csum < ((const unsigned int *)iph)[pos]; > + } while (++pos < ihl); > + > + /* > + * ZBB only saves three instructions on 32-bit and five on 64-bit so not > + * worth checking if supported without Alternatives. > + */ > + if (IS_ENABLED(CONFIG_RISCV_ISA_ZBB) && > + IS_ENABLED(CONFIG_RISCV_ALTERNATIVE)) { > + unsigned long fold_temp; > + > + asm_volatile_goto(ALTERNATIVE("j %l[no_zbb]", "nop", 0, > + RISCV_ISA_EXT_ZBB, 1) This looks like a open coding of riscv_has_extension_*, so if we use the it, the code could be rewritten as: if (riscv_has_extension_likely(RISCV_ISA_EXT_ZBB)) { if (32bit) { asm(...) } else { asm(...) } return csum >> 16; } #ifndef CONFIG_32BIT csum += ror64(csum, 32); csum >>= 32; #endif return csum_fold((__force __wsum)csum); The code readability is improved and make it a bit easier to refactor the asm(...) code in the future. And IMHO, the generated code should be the same. Thanks > > + : > + : > + : > + : no_zbb); > + > + if (IS_ENABLED(CONFIG_32BIT)) { > + asm(".option push \n\ > + .option arch,+zbb \n\ > + not %[fold_temp], %[csum] \n\ > + rori %[csum], %[csum], 16 \n\ > + sub %[csum], %[fold_temp], %[csum] \n\ > + .option pop" > + : [csum] "+r" (csum), [fold_temp] "=&r" (fold_temp)); > + } else { > + asm(".option push \n\ > + .option arch,+zbb \n\ > + rori %[fold_temp], %[csum], 32 \n\ > + add %[csum], %[fold_temp], %[csum] \n\ > + srli %[csum], %[csum], 32 \n\ > + not %[fold_temp], %[csum] \n\ > + roriw %[csum], %[csum], 16 \n\ > + subw %[csum], %[fold_temp], %[csum] \n\ > + .option pop" > + : [csum] "+r" (csum), [fold_temp] "=&r" (fold_temp)); > + } > + return csum >> 16; > + } > +no_zbb: > +#ifndef CONFIG_32BIT > + csum += ror64(csum, 32); > + csum >>= 32; > +#endif > + return csum_fold((__force __wsum)csum); > +} > + > +#endif /* __ASM_RISCV_CHECKSUM_H */ > > -- > 2.34.1 > > > _______________________________________________ > linux-riscv mailing list > linux-riscv@lists.infradead.org > http://lists.infradead.org/mailman/listinfo/linux-riscv