Received: by 2002:a05:7412:8521:b0:e2:908c:2ebd with SMTP id t33csp1989711rdf; Mon, 6 Nov 2023 00:57:41 -0800 (PST) X-Google-Smtp-Source: AGHT+IHRXwfAnQeitgi3H9puE8mVFjQpUJrkthmpaUJT9dA6bfWS9cA1xIdqHLE2XjO51ulxD9hv X-Received: by 2002:a17:902:e5c2:b0:1cc:3fc9:7d09 with SMTP id u2-20020a170902e5c200b001cc3fc97d09mr26977960plf.15.1699261061337; Mon, 06 Nov 2023 00:57:41 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1699261061; cv=none; d=google.com; s=arc-20160816; b=Vb3kJg/5GtEB8VM4YnjK7ZMil+HfUy/uMwF7ljwmG5MMig1TigPT0j3MZipxdlBX+W 0FCvoBsMDbg46kyK6j8sscAaICivRuijM/2dYdpPVukaa75CK6xDmS8pL4h2NW0OPJcO QFK3lueNvd5/tKUn6jqleM0r1YqMlzJKxWiDthXeeamXTL9K4xUt0qs2aTwywFJdZmrH P0+6yrkS3sKiMkmwH2TT5ZGnw3pN2cWZJwnBlgKvEx/n07fr2uRMEi9mM1Nn8vErZQe3 ZN2vM6cDCMAmJxxK7mAJdOG4Ci7Qfbv/jr+ojR8pxDl0ZBVjOLPfqsv+VhC+TO4mSr5M JBog== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=db+yKSGGAYhUJeStjFL25BBp6Ga6aaQ4h9ZKjhJgRps=; fh=oBbb0mPe52rzzTIwtg9Xc2rZ0LejYIA322XCn8vhPVE=; b=j5QpOm/fx2BOKMNEyGCeU1bIvds4EDUtAJJkikKCbOpxB9fIhwqiyV76GTyGVEZu7Z mHwMpwaBKlCd4DjKlR/bwTOVPkhbCyPNLMD3GWIwoeQiHJ/H2moSlJQOS6Fl/7tKjR7O by5CVYJ6I7UsWjUPDbYpUMwhLazEbi5w+ww7+1SuWFJpWFMOd53mt0W10nR5pn2GXNV1 c5uQpKSJMYUqWNEXlZ3ZS4QD5qZH34b5X/wLx6a/egZ89dY3j/saq3g3tKbh8Eb6z3cx FZ/cj1FG9FBdDzm27f2FPVSTl5FGBI6f/Kh0rR0UMMEO9YKIvllU7v1iKvNsS4wvUTEX CUUQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.33 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=amlogic.com Return-Path: Received: from lipwig.vger.email (lipwig.vger.email. [23.128.96.33]) by mx.google.com with ESMTPS id c3-20020a170902d48300b001bdf71d52b0si8314692plg.456.2023.11.06.00.57.40 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 06 Nov 2023 00:57:41 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.33 as permitted sender) client-ip=23.128.96.33; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.33 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=amlogic.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by lipwig.vger.email (Postfix) with ESMTP id F393380B1208; Mon, 6 Nov 2023 00:57:26 -0800 (PST) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at lipwig.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231335AbjKFI4z (ORCPT + 99 others); Mon, 6 Nov 2023 03:56:55 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33072 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231285AbjKFI4x (ORCPT ); Mon, 6 Nov 2023 03:56:53 -0500 Received: from mail-sh.amlogic.com (mail-sh.amlogic.com [58.32.228.43]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 66388E1; Mon, 6 Nov 2023 00:56:11 -0800 (PST) Received: from droid01-cd.amlogic.com (10.98.11.200) by mail-sh.amlogic.com (10.18.11.5) with Microsoft SMTP Server id 15.1.2507.13; Mon, 6 Nov 2023 16:56:08 +0800 From: Xianwei Zhao To: , , , , CC: Neil Armstrong , Jerome Brunet , Michael Turquette , "Stephen Boyd" , Rob Herring , "Krzysztof Kozlowski" , Kevin Hilman , Martin Blumenstingl , Chuan Liu , Xianwei Zhao Subject: [PATCH V6 1/4] dt-bindings: clock: add Amlogic C3 PLL clock controller bindings Date: Mon, 6 Nov 2023 16:55:51 +0800 Message-ID: <20231106085554.3237511-2-xianwei.zhao@amlogic.com> X-Mailer: git-send-email 2.37.1 In-Reply-To: <20231106085554.3237511-1-xianwei.zhao@amlogic.com> References: <20231106085554.3237511-1-xianwei.zhao@amlogic.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.98.11.200] X-Spam-Status: No, score=-0.8 required=5.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lipwig.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (lipwig.vger.email [0.0.0.0]); Mon, 06 Nov 2023 00:57:27 -0800 (PST) Add the PLL clock controller dt-bindings for Amlogic C3 SoC family. Co-developed-by: Chuan Liu Signed-off-by: Chuan Liu Signed-off-by: Xianwei Zhao --- .../bindings/clock/amlogic,c3-pll-clkc.yaml | 59 +++++++++++++++++++ .../dt-bindings/clock/amlogic,c3-pll-clkc.h | 44 ++++++++++++++ 2 files changed, 103 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/amlogic,c3-pll-clkc.yaml create mode 100644 include/dt-bindings/clock/amlogic,c3-pll-clkc.h diff --git a/Documentation/devicetree/bindings/clock/amlogic,c3-pll-clkc.yaml b/Documentation/devicetree/bindings/clock/amlogic,c3-pll-clkc.yaml new file mode 100644 index 000000000000..9ca047698045 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/amlogic,c3-pll-clkc.yaml @@ -0,0 +1,59 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +# Copyright (C) 2022-2023 Amlogic, Inc. All rights reserved +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/amlogic,c3-pll-clkc.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Amlogic C3 Serials PLL Clock Controller + +maintainers: + - Neil Armstrong + - Jerome Brunet + - Chuan Liu + - Xianwei Zhao + +properties: + compatible: + const: amlogic,c3-pll-clkc + + reg: + maxItems: 1 + + clocks: + items: + - description: input Top pll + - description: input MCLK pll + + clock-names: + items: + - const: top + - const: mpll + + "#clock-cells": + const: 1 + +required: + - compatible + - reg + - clocks + - clock-names + - "#clock-cells" + +additionalProperties: false + +examples: + - | + apb { + #address-cells = <2>; + #size-cells = <2>; + + clock-controller@8000 { + compatible = "amlogic,c3-pll-clkc"; + reg = <0x0 0x8000 0x0 0x1a4>; + clocks = <&clkc_periphs 0>, + <&clkc_periphs 1>; + clock-names = "top", "mpll"; + #clock-cells = <1>; + }; + }; diff --git a/include/dt-bindings/clock/amlogic,c3-pll-clkc.h b/include/dt-bindings/clock/amlogic,c3-pll-clkc.h new file mode 100644 index 000000000000..60df483629ed --- /dev/null +++ b/include/dt-bindings/clock/amlogic,c3-pll-clkc.h @@ -0,0 +1,44 @@ +/* SPDX-License-Identifier: (GPL-2.0-only OR MIT) */ +/* + * Copyright (c) 2023 Amlogic, Inc. All rights reserved. + * Author: Chuan Liu + */ + +#ifndef _DT_BINDINGS_CLOCK_AMLOGIC_C3_PLL_CLKC_H +#define _DT_BINDINGS_CLOCK_AMLOGIC_C3_PLL_CLKC_H + +#define CLKID_FIXED_PLL_DCO 0 +#define CLKID_FIXED_PLL 1 +#define CLKID_FCLK_50M_EN 2 +#define CLKID_FCLK_50M 3 +#define CLKID_FCLK_DIV2_DIV 4 +#define CLKID_FCLK_DIV2 5 +#define CLKID_FCLK_DIV2P5_DIV 6 +#define CLKID_FCLK_DIV2P5 7 +#define CLKID_FCLK_DIV3_DIV 8 +#define CLKID_FCLK_DIV3 9 +#define CLKID_FCLK_DIV4_DIV 10 +#define CLKID_FCLK_DIV4 11 +#define CLKID_FCLK_DIV5_DIV 12 +#define CLKID_FCLK_DIV5 13 +#define CLKID_FCLK_DIV7_DIV 14 +#define CLKID_FCLK_DIV7 15 +#define CLKID_GP0_PLL_DCO 16 +#define CLKID_GP0_PLL 17 +#define CLKID_GP1_PLL_DCO 18 +#define CLKID_GP1_PLL 19 +#define CLKID_HIFI_PLL_DCO 20 +#define CLKID_HIFI_PLL 21 +#define CLKID_MCLK_PLL_DCO 22 +#define CLKID_MCLK_PLL_OD 23 +#define CLKID_MCLK_PLL 24 +#define CLKID_MCLK0_SEL 25 +#define CLKID_MCLK0_SEL_EN 26 +#define CLKID_MCLK0_DIV 27 +#define CLKID_MCLK0 28 +#define CLKID_MCLK1_SEL 29 +#define CLKID_MCLK1_SEL_EN 30 +#define CLKID_MCLK1_DIV 31 +#define CLKID_MCLK1 32 + +#endif /* _DT_BINDINGS_CLOCK_AMLOGIC_C3_PLL_CLKC_H */ -- 2.39.2