Received: by 2002:a05:7412:b101:b0:e2:908c:2ebd with SMTP id az1csp2476845rdb; Wed, 15 Nov 2023 01:39:20 -0800 (PST) X-Google-Smtp-Source: AGHT+IESKidl2SJfYsy0El5+UP3WdkRBC79GSb/Mr1ZpW7OGhd8Wg/wmJCm/Ohe1OYWl2//BB1eI X-Received: by 2002:a05:6a20:8f29:b0:15e:707c:904 with SMTP id b41-20020a056a208f2900b0015e707c0904mr12063569pzk.24.1700041159844; Wed, 15 Nov 2023 01:39:19 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1700041159; cv=none; d=google.com; s=arc-20160816; b=SDQ/OjQE8Ixr+q74sK4NtMBG+YJAc5lVJA7DEUHQ8YgsVsI3rR+knNN7dBcFno0/Sf krSSbsso8i8i39ElGgVineJSep5yc1mkyK8UjSgTja3bFsTmHJuEHQUPo/uKRPpQh24g v8DuUkP14M7+wrXYNbvP8bIDFk0y/UIdCyZ+rYZzQPaaDHs0QANwJvD40Hdz9SRRSsU5 G0Q0sPgt/T826qrAVEFzXIOPhvqZeYIx5z9Jmrd6Kr64lroQ4vVXrW0Y96GgmO9X6KJ6 oe2kv6PcIbRJFL1RYaOPvcdfIVjHsySoaF8uqZ7nwzjhvW+LOPalWkXZNlT7b9BEfYFh WW7A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=HmquA3Y2aGD73a9P6G1P0QkubAUVEvEh0XrbGzD8Qtg=; fh=TZiEND9oy13nw8GkO1NM91EM1mr4eT9e+EFpfAkiP64=; b=a5SAxhSzlsqSJSxDSh3BtHpwYRuGwjXJhFB5m0FY8MTzwYbf2jUjGYAYEgm1Zqpjy/ 7rObIuBnm2Mzczy+Esct2RwZjyR7eE4oks7CGN+I9D9S7agA/13N/UhipaYSiMZRE9Hw dJUfHUpHK7l7WuDW+cf8zmIknu6NtwEhCNIHSNZdSvoOHdtEgrNhQRXDD1jZA3nD7UFB EK90nlTdGLGH3yM/GT8JLI/apPVZsDCS2mQpKUSOauFoFrr4ggupIa48cOIWopkLMo2F ZE6ImP0csZudmGxqet+FzyY0BzaJhLwON6PkVmLxgXwuh73x8UGlOmd7xFUeUeVncz73 U3xw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=sC99xQPn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from groat.vger.email (groat.vger.email. [23.128.96.35]) by mx.google.com with ESMTPS id e7-20020a656887000000b00578fe1bdfcasi9899074pgt.860.2023.11.15.01.39.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 15 Nov 2023 01:39:19 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) client-ip=23.128.96.35; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=sC99xQPn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.35 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by groat.vger.email (Postfix) with ESMTP id DD0A680BE2E1; Wed, 15 Nov 2023 01:39:15 -0800 (PST) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.11 at groat.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234791AbjKOJjB (ORCPT + 99 others); Wed, 15 Nov 2023 04:39:01 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:35136 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234730AbjKOJjA (ORCPT ); Wed, 15 Nov 2023 04:39:00 -0500 Received: from mail-yw1-x112c.google.com (mail-yw1-x112c.google.com [IPv6:2607:f8b0:4864:20::112c]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id BAD12FE for ; Wed, 15 Nov 2023 01:38:56 -0800 (PST) Received: by mail-yw1-x112c.google.com with SMTP id 00721157ae682-5ac376d311aso73118867b3.1 for ; Wed, 15 Nov 2023 01:38:56 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1700041136; x=1700645936; darn=vger.kernel.org; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=HmquA3Y2aGD73a9P6G1P0QkubAUVEvEh0XrbGzD8Qtg=; b=sC99xQPnnbZL0fdbWaB+o/JLWsSvDtXavwG61ImI4zBPXBkobTy5b5fzANROfNkBSf eddAricPQ+yO6zW/8+CY/bkYEepkot+9SMwL5rcG4nlWfzYTbU7rBLxJ4gjDJuxMSm5Z 21oqAsHs9L0oNkJeFq06QTUfsxQTWAg1QtorTfhOkkaXeBQ/ofj3Q4QgaJqudjMhitk5 XrgOa1Pijad07EvSEAk7gq/2Ru1MdvUSL71lGEfls9d5wd1CxGOHo3oiCyEfaBgY4xdo evur3y5QvUxsgPuNYhOQo8PHoZPRGcJiLZVgGC8/H/Jhxw46EdpiE5GDRlxjlvqdWKi+ BMbg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1700041136; x=1700645936; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=HmquA3Y2aGD73a9P6G1P0QkubAUVEvEh0XrbGzD8Qtg=; b=SYfthVfMmi1DpjB0MlncqiGy7dyf4E3aeFKNXRvd3qXgofhd9iBzraTDgBFF3V2+/3 nC0hLUzuHkiyGPwv+e61zPXG9aYtbapgpPw5+biYR7SxmwjVKJP/8FqbBEuBW5nHl1d5 UoqWna6r91Zv8vzc0jGvJnBdHA4qBhU2gLF6vkLdViRbRMXVECvD/ZnXO1WpgtUzEmxx 7GE9lwSWUV9NkzZYSOXJF60KQNNZ2LAXYnW/Qyl9GLzd6KW1ZVLOxte4UxIfhYCnxN/H T3CAlLGW9I+OLJlQNCOZcBHUgs0ooFFstO9vEDoy2W1JaMRq7LQPB3VVmrF/w9PRbIAK c/tg== X-Gm-Message-State: AOJu0Yw6p6KTZ7433wMzNdQkdAc+y/wOkMsyyjQClHoS27CURxLRF1hg QM1tUqOmEYn3h9cZYidBO9rJhwAz+imJK9OqBSnzpw== X-Received: by 2002:a0d:c7c3:0:b0:5ad:a3f9:1b10 with SMTP id j186-20020a0dc7c3000000b005ada3f91b10mr11617818ywd.10.1700041135852; Wed, 15 Nov 2023 01:38:55 -0800 (PST) MIME-Version: 1.0 References: <20231114135654.30475-1-quic_bibekkum@quicinc.com> <20231114135654.30475-3-quic_bibekkum@quicinc.com> <7edad996-f148-42d5-8e72-0334d3b9101f@quicinc.com> In-Reply-To: <7edad996-f148-42d5-8e72-0334d3b9101f@quicinc.com> From: Dmitry Baryshkov Date: Wed, 15 Nov 2023 11:38:44 +0200 Message-ID: Subject: Re: [PATCH v2 2/3] iommu/arm-smmu: add ACTLR data and support for SM8550 To: Bibek Kumar Patro Cc: will@kernel.org, robin.murphy@arm.com, joro@8bytes.org, a39.skl@gmail.com, konrad.dybcio@linaro.org, quic_pkondeti@quicinc.com, quic_molvera@quicinc.com, linux-arm-msm@vger.kernel.org, linux-arm-kernel@lists.infradead.org, iommu@lists.linux.dev, linux-kernel@vger.kernel.org, qipl.kernel.upstream@quicinc.com Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on groat.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (groat.vger.email [0.0.0.0]); Wed, 15 Nov 2023 01:39:16 -0800 (PST) On Wed, 15 Nov 2023 at 11:22, Bibek Kumar Patro wrote: > > > > On 11/14/2023 7:42 PM, Dmitry Baryshkov wrote: > > On Tue, 14 Nov 2023 at 15:57, Bibek Kumar Patro > > wrote: > >> > >> Add ACTLR data table for SM8550 along with support for > >> same including SM8550 specific implementation operations. > >> > >> Signed-off-by: Bibek Kumar Patro > >> --- > >> drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c | 92 +++++++++++++++++++++- > >> 1 file changed, 88 insertions(+), 4 deletions(-) > >> > >> diff --git a/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c b/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c > >> index 578c662c7c30..0eaf6f2a2e49 100644 > >> --- a/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c > >> +++ b/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c > >> @@ -25,6 +25,70 @@ struct actlr_data { > >> u32 actlr; > >> }; > >> > >> +#define PRE_FETCH_1 0 > >> +#define PRE_FETCH_2 BIT(8) > >> +#define PRE_FETCH_3 (BIT(9) | BIT(8)) > > > > What is the difference between PRE_FETCH_3 and PRE_FETCH_2? And > > PRE_FETCH_1? Are these real numbers that refer to some amount / count > > or just dummy names? > > > > No,these are not real numbers, but prefetch settings for a particular > perfect configuration. Then I'd ask for some better names or descriptions. > > >> +#define CPRE BIT(1) /* Enable context caching in the prefetch buffer */ > >> +#define CMTLB BIT(0) /* Enable context caching in the macro TLB */ > >> + > >> +static const struct actlr_data sm8550_apps_actlr_data[] = { > >> + { 0x18a0, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x18e0, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x0800, 0x0020, PRE_FETCH_1 | CMTLB }, > >> + { 0x1800, 0x00c0, PRE_FETCH_1 | CMTLB }, > >> + { 0x1820, 0x0000, PRE_FETCH_1 | CMTLB }, > >> + { 0x1860, 0x0000, PRE_FETCH_1 | CMTLB }, > >> + { 0x0c01, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c02, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c03, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c04, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c05, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c06, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c07, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c08, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c09, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c0c, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c0d, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c0e, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x0c0f, 0x0020, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1961, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1962, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1963, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1964, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1965, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1966, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1967, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1968, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1969, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x196c, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x196d, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x196e, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x196f, 0x0000, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c1, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c2, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c3, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c4, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c5, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c6, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c7, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c8, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19c9, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19cc, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19cd, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19ce, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x19cf, 0x0010, PRE_FETCH_3 | CPRE | CMTLB }, > >> + { 0x1c00, 0x0002, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1c01, 0x0000, PRE_FETCH_1 | CMTLB }, > >> + { 0x1920, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1923, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1924, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1940, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1941, 0x0004, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1943, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1944, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> + { 0x1947, 0x0000, PRE_FETCH_2 | CPRE | CMTLB }, > >> +}; > >> + > >> static struct qcom_smmu *to_qcom_smmu(struct arm_smmu_device *smmu) > >> { > >> return container_of(smmu, struct qcom_smmu, smmu); > >> @@ -459,6 +523,16 @@ static const struct arm_smmu_impl sdm845_smmu_500_impl = { > >> .tlb_sync = qcom_smmu_tlb_sync, > >> }; > >> > >> + > >> +static const struct arm_smmu_impl sm8550_smmu_500_impl = { > >> + .init_context = qcom_smmu_init_context, > >> + .cfg_probe = qcom_smmu_cfg_probe, > >> + .def_domain_type = qcom_smmu_def_domain_type, > >> + .reset = arm_mmu500_reset, > >> + .write_s2cr = qcom_smmu_write_s2cr, > >> + .tlb_sync = qcom_smmu_tlb_sync, > > > > What is the difference between this one and qcom_smmu_500_impl ? > > > > Noted, will remove this and use qcom_smmu_500_impl instead. > Thanks for pointing this out. > Since inititally the reset ops was different to reset CPRE bit only for > sm8550 SoC hence sm8550_smmu_500_impl is defined, but now default reset > ops is modified to set CPRE bit for all SoCs ([PATCH v2 3/3]) so it > should be fine to use qcom_smmu_500_impl as there's no difference now. > > >> +}; > >> + > >> static const struct arm_smmu_impl qcom_adreno_smmu_v2_impl = { > >> .init_context = qcom_adreno_smmu_init_context, > >> .def_domain_type = qcom_smmu_def_domain_type, > >> @@ -522,6 +596,11 @@ static const struct qcom_smmu_config qcom_smmu_impl0_cfg = { > >> .reg_offset = qcom_smmu_impl0_reg_offset, > >> }; > >> > >> +static const struct actlr_config sm8550_actlrcfg = { > >> + .adata = sm8550_apps_actlr_data, > >> + .size = ARRAY_SIZE(sm8550_apps_actlr_data), > >> +}; > >> + > >> /* > >> * It is not yet possible to use MDP SMMU with the bypass quirk on the msm8996, > >> * there are not enough context banks. > >> @@ -545,16 +624,20 @@ static const struct qcom_smmu_match_data sdm845_smmu_500_data = { > >> /* Also no debug configuration. */ > >> }; > >> > >> + > >> +static const struct qcom_smmu_match_data sm8550_smmu_500_impl0_data = { > >> + .impl = &sm8550_smmu_500_impl, > >> + .adreno_impl = &qcom_adreno_smmu_500_impl, > >> + .cfg = &qcom_smmu_impl0_cfg, > >> + .actlrcfg = &sm8550_actlrcfg, > >> +}; > >> + > >> static const struct qcom_smmu_match_data qcom_smmu_500_impl0_data = { > >> .impl = &qcom_smmu_500_impl, > >> .adreno_impl = &qcom_adreno_smmu_500_impl, > >> .cfg = &qcom_smmu_impl0_cfg, > >> }; > >> > >> -/* > >> - * Do not add any more qcom,SOC-smmu-500 entries to this list, unless they need > >> - * special handling and can not be covered by the qcom,smmu-500 entry. > >> - */ > > > > NAK, leave this in place. > > > > Ack, will address this in next version. > > >> static const struct of_device_id __maybe_unused qcom_smmu_impl_of_match[] = { > >> { .compatible = "qcom,msm8996-smmu-v2", .data = &msm8996_smmu_data }, > >> { .compatible = "qcom,msm8998-smmu-v2", .data = &qcom_smmu_v2_data }, > >> @@ -579,6 +662,7 @@ static const struct of_device_id __maybe_unused qcom_smmu_impl_of_match[] = { > >> { .compatible = "qcom,sm8250-smmu-500", .data = &qcom_smmu_500_impl0_data }, > >> { .compatible = "qcom,sm8350-smmu-500", .data = &qcom_smmu_500_impl0_data }, > >> { .compatible = "qcom,sm8450-smmu-500", .data = &qcom_smmu_500_impl0_data }, > >> + { .compatible = "qcom,sm8550-smmu-500", .data = &sm8550_smmu_500_impl0_data }, > >> { .compatible = "qcom,smmu-500", .data = &qcom_smmu_500_impl0_data }, > >> { } > >> }; > >> -- > >> 2.17.1 > >> > > > > -- With best wishes Dmitry