Received: by 2002:a05:7412:419a:b0:f3:1519:9f41 with SMTP id i26csp4361717rdh; Tue, 28 Nov 2023 21:46:00 -0800 (PST) X-Google-Smtp-Source: AGHT+IErVv5CbX8fgK5zrNjzkEYD8QVzhRzhvfJnJuheyEw+kCoBSV0c1By4vvLporgEak4NtATV X-Received: by 2002:a17:90a:4606:b0:27d:75f2:a3ee with SMTP id w6-20020a17090a460600b0027d75f2a3eemr17367540pjg.10.1701236759763; Tue, 28 Nov 2023 21:45:59 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1701236759; cv=none; d=google.com; s=arc-20160816; b=ki8Gk9qJXN9jdm2LT6WN71YkOCFlTmWI4qxsEBV3JvHPKEenSLloaQZiQqnZNJlQmk /cqZyXPmn0HTi/qeyRkaVy0RHPda8eFMtPENu9PxE8ZurOwAY99+ZB/mbQaTwvSlIasV fCsxZIQHNEjwbocIDxmnd431TH3NGMKB+WQibTls9lE5kEpVWcsqfvY2hl4U3ebQgIRX 9LH/la5fYEPmrLT98+VPOjfIHG4bIfbTJvpcO4HT+4xAfWrFLFPIQrAnSS4oI63UlYqp ttM1p16T+zF8XJrPqFWrDEOKpInqyPDyf07wsQtv7slz2THfrzgA4BdE12g1o6vx4o2v hB6w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=39Z5X7KhxiBb8XfwXGqnprGWUSs2CLuKkpMSF3wM4nk=; fh=WFfSZ30M3MwRSUZws1XCpSZ3KabagKfba+4etJWHuZE=; b=aK3P4j0nNjaAIq65cBxLeiPnUTgQHoXHmdOPQe5ELjjnbMbjn3QwiHOncYnTeSNuYm Jk98odhAJAM/eLQRCDSCPCa1dAz7rkNuHkezGVvYVN/seEjpaQecN31zasC6jMF00BYq e4w500+JeW2qswhBGQvqJLiBHIs/8F6f2MSi8c+St+11uetmi3ufkHN2dj9NvRylXf5k cvEfOTjOXN5sxE6K+gV8LH24dYIMgukH8HN2g4uTz/Si6JRZiPqsvI+c02PDNzO0MmNi 6KWy9XrQW00MmlsRCykB5Jn8u+X5n1R0ZokJJWH0lnmeOtlucIUPwJTGEpQwyXHs3dmU zr+A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from snail.vger.email (snail.vger.email. [2620:137:e000::3:7]) by mx.google.com with ESMTPS id cq12-20020a17090af98c00b00276b35bc424si641996pjb.26.2023.11.28.21.45.58 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 28 Nov 2023 21:45:59 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) client-ip=2620:137:e000::3:7; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:7 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by snail.vger.email (Postfix) with ESMTP id 9878D80909F0; Tue, 28 Nov 2023 21:45:11 -0800 (PST) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.11 at snail.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1376967AbjK2Fo4 (ORCPT + 99 others); Wed, 29 Nov 2023 00:44:56 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55830 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1376968AbjK2Foq (ORCPT ); Wed, 29 Nov 2023 00:44:46 -0500 Received: from rtits2.realtek.com.tw (rtits2.realtek.com [211.75.126.72]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1F3A31BCE; Tue, 28 Nov 2023 21:44:51 -0800 (PST) X-SpamFilter-By: ArmorX SpamTrap 5.78 with qID 3AT5icP432554707, This message is accepted by code: ctloc85258 Received: from mail.realtek.com (rtexh36506.realtek.com.tw[172.21.6.27]) by rtits2.realtek.com.tw (8.15.2/2.95/5.92) with ESMTPS id 3AT5icP432554707 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=OK); Wed, 29 Nov 2023 13:44:38 +0800 Received: from RTEXMBS03.realtek.com.tw (172.21.6.96) by RTEXH36506.realtek.com.tw (172.21.6.27) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.17; Wed, 29 Nov 2023 13:44:39 +0800 Received: from james-bs01.realtek.com.tw (172.21.190.247) by RTEXMBS03.realtek.com.tw (172.21.6.96) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2375.7; Wed, 29 Nov 2023 13:44:38 +0800 From: James Tai To: Thomas Gleixner , Marc Zyngier , "Rob Herring" , Krzysztof Kozlowski , Conor Dooley , James Tai CC: , , "kernel test robot" Subject: [PATCH v3 5/6] irqchip: Introduce RTD1325 support using the Realtek common interrupt controller driver Date: Wed, 29 Nov 2023 13:43:38 +0800 Message-ID: <20231129054339.3054202-6-james.tai@realtek.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20231129054339.3054202-1-james.tai@realtek.com> References: <20231129054339.3054202-1-james.tai@realtek.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [172.21.190.247] X-ClientProxiedBy: RTEXH36506.realtek.com.tw (172.21.6.27) To RTEXMBS03.realtek.com.tw (172.21.6.96) X-KSE-ServerInfo: RTEXMBS03.realtek.com.tw, 9 X-KSE-AntiSpam-Interceptor-Info: fallback X-KSE-Antivirus-Interceptor-Info: fallback X-KSE-AntiSpam-Interceptor-Info: fallback X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_BLOCKED,SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (snail.vger.email [0.0.0.0]); Tue, 28 Nov 2023 21:45:11 -0800 (PST) Add support for the RTD1325 platform. Reported-by: kernel test robot Closes: https://lore.kernel.org/oe-kbuild-all/202311061408.qjl1jfVl-lkp@intel.com/ CC: Thomas Gleixner CC: Marc Zyngier CC: linux-kernel@vger.kernel.org Signed-off-by: James Tai --- v2 to v3 change: - Unchanged v1 to v2 change: - Resolved kernel test robot build warnings - Replaced magic number with macro - Fixed code style issues drivers/irqchip/Kconfig | 6 + drivers/irqchip/Makefile | 1 + drivers/irqchip/irq-realtek-rtd1325.c | 227 ++++++++++++++++++++++++++ 3 files changed, 234 insertions(+) create mode 100644 drivers/irqchip/irq-realtek-rtd1325.c diff --git a/drivers/irqchip/Kconfig b/drivers/irqchip/Kconfig index c6552c513442..65e2d67d1505 100644 --- a/drivers/irqchip/Kconfig +++ b/drivers/irqchip/Kconfig @@ -234,6 +234,12 @@ config REALTEK_RTD1319D_INTC help Support for Realtek RTD1319D Interrupt Controller. +config REALTEK_RTD1325_INTC + tristate "Realtek RTD1325 interrupt controller" + select REALTEK_DHC_INTC + help + Support for Realtek RTD1325 Interrupt Controller. + config RENESAS_INTC_IRQPIN bool "Renesas INTC External IRQ Pin Support" if COMPILE_TEST select IRQ_DOMAIN diff --git a/drivers/irqchip/Makefile b/drivers/irqchip/Makefile index c8adaed4c1b2..eaa12928d60b 100644 --- a/drivers/irqchip/Makefile +++ b/drivers/irqchip/Makefile @@ -50,6 +50,7 @@ obj-$(CONFIG_RDA_INTC) += irq-rda-intc.o obj-$(CONFIG_REALTEK_DHC_INTC) += irq-realtek-intc-common.o obj-$(CONFIG_REALTEK_RTD1319_INTC) += irq-realtek-rtd1319.o obj-$(CONFIG_REALTEK_RTD1319D_INTC) += irq-realtek-rtd1319d.o +obj-$(CONFIG_REALTEK_RTD1325_INTC) += irq-realtek-rtd1325.o obj-$(CONFIG_RENESAS_INTC_IRQPIN) += irq-renesas-intc-irqpin.o obj-$(CONFIG_RENESAS_IRQC) += irq-renesas-irqc.o obj-$(CONFIG_RENESAS_RZA1_IRQC) += irq-renesas-rza1.o diff --git a/drivers/irqchip/irq-realtek-rtd1325.c b/drivers/irqchip/irq-realtek-rtd1325.c new file mode 100644 index 000000000000..7ff164795634 --- /dev/null +++ b/drivers/irqchip/irq-realtek-rtd1325.c @@ -0,0 +1,227 @@ +// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) +/* + * Realtek RTD1325 interrupt controller driver + * + * Copyright (c) 2023 Realtek Semiconductor Corporation + */ + +#include +#include +#include +#include +#include + +#include "irq-realtek-intc-common.h" + +#define ISO_NMI_WDT_MASK 0x08008090 +#define ISO_NORMAL_MASK 0xf7ff7f6e +#define MISC_NORMAL_MASK 0xffe0ded6 +#define MISC_UART1_MASK 0x00000028 +#define MISC_UART2_MASK 0x00002100 + +#define ISO_ISR_EN_OFFSET 0x40 +#define ISO_ISR_OFFSET 0 +#define ISO_ISR_UMSK_OFFSET 0x4 +#define MISC_ISR_EN_OFFSET 0x80 +#define MISC_ISR_OFFSET 0xc +#define MISC_ISR_UMSK_OFFSET 0x8 + +enum rtd1325_iso_isr_bits { + RTD1325_ISO_ISR_TC3_SHIFT = 1, + RTD1325_ISO_ISR_UR0_SHIFT = 2, + RTD1325_ISO_ISR_LSADC0_SHIFT = 3, + RTD1325_ISO_ISR_WDOG1_NMI_SHIFT = 4, + RTD1325_ISO_ISR_IRDA_SHIFT = 5, + RTD1325_ISO_ISR_SPI1_SHIFT = 6, + RTD1325_ISO_ISR_WDOG2_NMI_SHIFT = 7, + RTD1325_ISO_ISR_I2C0_SHIFT = 8, + RTD1325_ISO_ISR_TC4_SHIFT = 9, + RTD1325_ISO_ISR_TC7_SHIFT = 10, + RTD1325_ISO_ISR_I2C1_SHIFT = 11, + RTD1325_ISO_ISR_HIFI_WAKEUP_SHIFT = 14, + RTD1325_ISO_ISR_WDOG4_NMI_SHIFT = 15, + RTD1325_ISO_ISR_TC8_SHIFT = 16, + RTD1325_ISO_ISR_VFD_SHIFT = 17, + RTD1325_ISO_ISR_VTC_SHIFT = 18, + RTD1325_ISO_ISR_GPIOA_SHIFT = 19, + RTD1325_ISO_ISR_GPIODA_SHIFT = 20, + RTD1325_ISO_ISR_ISO_MISC_SHIFT = 21, + RTD1325_ISO_ISR_CBUS_SHIFT = 22, + RTD1325_ISO_ISR_ETN_SHIFT = 23, + RTD1325_ISO_ISR_USB_HOST_SHIFT = 24, + RTD1325_ISO_ISR_USB_U3_DRD_SHIFT = 25, + RTD1325_ISO_ISR_USB_U2_DRD_SHIFT = 26, + RTD1325_ISO_ISR_WDOG3_NMI_SHIFT = 27, + RTD1325_ISO_ISR_PORB_HV_CEN_SHIFT = 28, + RTD1325_ISO_ISR_PORB_DV_CEN_SHIFT = 29, + RTD1325_ISO_ISR_PORB_AV_CEN_SHIFT = 30, + RTD1325_ISO_ISR_I2C1_REQ_SHIFT = 31, +}; + +static const u32 rtd1325_iso_isr_to_scpu_int_en_mask[32] = { + [RTD1325_ISO_ISR_SPI1_SHIFT] = BIT(1), + [RTD1325_ISO_ISR_UR0_SHIFT] = BIT(2), + [RTD1325_ISO_ISR_LSADC0_SHIFT] = BIT(3), + [RTD1325_ISO_ISR_IRDA_SHIFT] = BIT(5), + [RTD1325_ISO_ISR_I2C0_SHIFT] = BIT(8), + [RTD1325_ISO_ISR_I2C1_SHIFT] = BIT(11), + [RTD1325_ISO_ISR_VFD_SHIFT] = BIT(17), + [RTD1325_ISO_ISR_GPIOA_SHIFT] = BIT(19), + [RTD1325_ISO_ISR_GPIODA_SHIFT] = BIT(20), + [RTD1325_ISO_ISR_PORB_HV_CEN_SHIFT] = BIT(28), + [RTD1325_ISO_ISR_PORB_DV_CEN_SHIFT] = BIT(29), + [RTD1325_ISO_ISR_PORB_AV_CEN_SHIFT] = BIT(30), + [RTD1325_ISO_ISR_I2C1_REQ_SHIFT] = BIT(31), + [RTD1325_ISO_ISR_WDOG1_NMI_SHIFT] = IRQ_ALWAYS_ENABLED, + [RTD1325_ISO_ISR_WDOG2_NMI_SHIFT] = IRQ_ALWAYS_ENABLED, + [RTD1325_ISO_ISR_WDOG3_NMI_SHIFT] = IRQ_ALWAYS_ENABLED, + [RTD1325_ISO_ISR_WDOG4_NMI_SHIFT] = IRQ_ALWAYS_ENABLED, +}; + +enum rtd1325_misc_isr_bits { + RTD1325_ISR_UR1_SHIFT = 3, + RTD1325_ISR_TC5_SHIFT = 4, + RTD1325_ISR_UR1_TO_SHIFT = 5, + RTD1325_ISR_TC0_SHIFT = 6, + RTD1325_ISR_TC1_SHIFT = 7, + RTD1325_ISR_UR2_SHIFT = 8, + RTD1325_ISR_UR2_TO_SHIFT = 13, + RTD1325_ISR_I2C5_SHIFT = 14, + RTD1325_ISR_I2C4_SHIFT = 15, + RTD1325_ISR_DRTC_HSEC_SHIFT = 16, + RTD1325_ISR_DRTC_MIN_SHIFT = 17, + RTD1325_ISR_DRTC_HOUR_SHIFT = 18, + RTD1325_ISR_DRTC_DATE_SHIFT = 19, + RTD1325_ISR_DRTC_ALARM_SHIFT = 20, + RTD1325_ISR_I2C3_SHIFT = 23, + RTD1325_ISR_SC0_SHIFT = 24, + RTD1325_ISR_SC1_SHIFT = 25, + RTD1325_ISR_SPI_SHIFT = 27, + RTD1325_ISR_FAN_SHIFT = 29, +}; + +static const u32 rtd1325_misc_isr_to_scpu_int_en_mask[32] = { + [RTD1325_ISR_UR1_SHIFT] = BIT(3), + [RTD1325_ISR_UR1_TO_SHIFT] = BIT(5), + [RTD1325_ISR_UR2_TO_SHIFT] = BIT(6), + [RTD1325_ISR_UR2_SHIFT] = BIT(7), + [RTD1325_ISR_I2C5_SHIFT] = BIT(14), + [RTD1325_ISR_I2C4_SHIFT] = BIT(15), + [RTD1325_ISR_DRTC_HSEC_SHIFT] = BIT(16), + [RTD1325_ISR_DRTC_MIN_SHIFT] = BIT(17), + [RTD1325_ISR_DRTC_HOUR_SHIFT] = BIT(18), + [RTD1325_ISR_DRTC_DATE_SHIFT] = BIT(19), + [RTD1325_ISR_DRTC_ALARM_SHIFT] = BIT(20), + [RTD1325_ISR_SC0_SHIFT] = BIT(24), + [RTD1325_ISR_SC1_SHIFT] = BIT(25), + [RTD1325_ISR_SPI_SHIFT] = BIT(27), + [RTD1325_ISR_I2C3_SHIFT] = BIT(28), + [RTD1325_ISR_FAN_SHIFT] = BIT(29), +}; + +static struct realtek_intc_subset_cfg rtd1325_intc_iso_cfgs[] = { + { ISO_NORMAL_MASK, }, + { ISO_NMI_WDT_MASK, }, +}; + +static const struct realtek_intc_info rtd1325_intc_iso_info = { + .isr_offset = ISO_ISR_OFFSET, + .umsk_isr_offset = ISO_ISR_UMSK_OFFSET, + .scpu_int_en_offset = ISO_ISR_EN_OFFSET, + .isr_to_scpu_int_en_mask = rtd1325_iso_isr_to_scpu_int_en_mask, + .cfg = rtd1325_intc_iso_cfgs, + .cfg_num = ARRAY_SIZE(rtd1325_intc_iso_cfgs), +}; + +static struct realtek_intc_subset_cfg rtd1325_intc_misc_cfgs[] = { + { MISC_NORMAL_MASK, }, + { MISC_UART1_MASK, }, + { MISC_UART2_MASK, }, +}; + +static const struct realtek_intc_info rtd1325_intc_misc_info = { + .isr_offset = MISC_ISR_OFFSET, + .umsk_isr_offset = MISC_ISR_UMSK_OFFSET, + .scpu_int_en_offset = MISC_ISR_EN_OFFSET, + .isr_to_scpu_int_en_mask = rtd1325_misc_isr_to_scpu_int_en_mask, + .cfg = rtd1325_intc_misc_cfgs, + .cfg_num = ARRAY_SIZE(rtd1325_intc_misc_cfgs), +}; + +static const struct of_device_id realtek_intc_rtd1325_dt_matches[] = { + { + .compatible = "realtek,rtd1325-intc-iso", + .data = &rtd1325_intc_iso_info, + }, { + .compatible = "realtek,rtd1325-intc-misc", + .data = &rtd1325_intc_misc_info, + }, + { /* sentinel */ } +}; + +static int realtek_intc_rtd1325_suspend(struct device *dev) +{ + struct realtek_intc_data *data = dev_get_drvdata(dev); + const struct realtek_intc_info *info = data->info; + + data->saved_en = readl(data->base + info->scpu_int_en_offset); + + writel(DISABLE_INTC, data->base + info->scpu_int_en_offset); + writel(CLEAN_INTC_STATUS, data->base + info->umsk_isr_offset); + writel(CLEAN_INTC_STATUS, data->base + info->isr_offset); + + return 0; +} + +static int realtek_intc_rtd1325_resume(struct device *dev) +{ + struct realtek_intc_data *data = dev_get_drvdata(dev); + const struct realtek_intc_info *info = data->info; + + writel(CLEAN_INTC_STATUS, data->base + info->umsk_isr_offset); + writel(CLEAN_INTC_STATUS, data->base + info->isr_offset); + writel(data->saved_en, data->base + info->scpu_int_en_offset); + + return 0; +} + +static const struct dev_pm_ops realtek_intc_rtd1325_pm_ops = { + .suspend_noirq = realtek_intc_rtd1325_suspend, + .resume_noirq = realtek_intc_rtd1325_resume, +}; + +static int rtd1325_intc_probe(struct platform_device *pdev) +{ + const struct realtek_intc_info *info; + + info = of_device_get_match_data(&pdev->dev); + if (!info) + return -EINVAL; + + return realtek_intc_probe(pdev, info); +} + +static struct platform_driver realtek_intc_rtd1325_driver = { + .probe = rtd1325_intc_probe, + .driver = { + .name = "realtek_intc_rtd1325", + .of_match_table = realtek_intc_rtd1325_dt_matches, + .suppress_bind_attrs = true, + .pm = &realtek_intc_rtd1325_pm_ops, + }, +}; + +static int __init realtek_intc_rtd1325_init(void) +{ + return platform_driver_register(&realtek_intc_rtd1325_driver); +} +core_initcall(realtek_intc_rtd1325_init); + +static void __exit realtek_intc_rtd1325_exit(void) +{ + platform_driver_unregister(&realtek_intc_rtd1325_driver); +} +module_exit(realtek_intc_rtd1325_exit); + +MODULE_LICENSE("GPL"); +MODULE_DESCRIPTION("Realtek RTD1325 Interrupt Controller Driver"); -- 2.25.1