Received: by 2002:a05:7412:419a:b0:f3:1519:9f41 with SMTP id i26csp4425549rdh; Wed, 29 Nov 2023 00:44:33 -0800 (PST) X-Google-Smtp-Source: AGHT+IHtJFfDxVQjkCMxeZW4seXiDvW0SnNBNsMzv5uYZuVCMaHrGFISyvDEVHtzjbKr8on2Yn6H X-Received: by 2002:a05:6a20:da91:b0:18a:e86f:f246 with SMTP id iy17-20020a056a20da9100b0018ae86ff246mr20354285pzb.10.1701247472951; Wed, 29 Nov 2023 00:44:32 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1701247472; cv=none; d=google.com; s=arc-20160816; b=MXu8HWjaNpy3niB1tjKjFrq7PDkxgAHn9tUWEZZ/nSrowW1tnZ+3wTnsDekV3dng1U H8NKRTyi6iQpNdcdEyWySNSXjgfUKc8AxvuV4d3QRV9uinm+ouAXHtrgqPRGPdsunI96 2CGobx73avCKilDNbaI++XQnG5P4Ov4fS1bx/GtmIDJdcTuhUL5cPiYW6RNnkYyYn32u uJ25uVMEdQRbJ34hBE/H4UCfTBDxohonbfJ/2r1v5CpLbA49v2TZZDpHPyHBpj9Bo9KB 9L9jcpf3paCWhrox+vWn2chz+DS/OKTRP5n/0QxJLFvWx00mHFwh9mJ7yKP0Hp25w/jh saPw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=oE9IUeViSbZ4oadInLPrViShcSGPwY0FzWn+luVa67w=; fh=2VveDCWOgexEK+klS8/u92HvEVqY8vB8sTupWxyY6Js=; b=lzy4khQKSr8iMZgCKNr70YxgYec5wk8AGgh/J3qMIyB00trSXT9njRylr0Vuk8R7Q0 c4NgxmvhTkZg4ORVKm7hd74+DfFbVSVJDjliMOiDiOOClglGWz33kppXz/4NrJ7zrhhc fYz9yF3y0Y7P0kOx9+birfbQh274QRXzRlasgSqAvcgbAW2kfmhEaOsR+yBg4UbnygJp ZXV2BIy93aKmo7Vtu25TDYrte67GmGbQTts/KHvB8zySTQSgWGNk0wn1bEIy93fiWUBZ Cs4Gv+31LpMVqJz3GvQQTFnUTGqRMpU1YwcdoGmMoKEh+aNdCPOr7pnBZgUGAqeQUgpo 8SjA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=IdbAPemj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:2 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from agentk.vger.email (agentk.vger.email. [2620:137:e000::3:2]) by mx.google.com with ESMTPS id t4-20020a17090ad14400b00285b3a3f2f0si865248pjw.181.2023.11.29.00.44.32 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 29 Nov 2023 00:44:32 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:2 as permitted sender) client-ip=2620:137:e000::3:2; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=IdbAPemj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:2 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by agentk.vger.email (Postfix) with ESMTP id 9FE0D8090267; Wed, 29 Nov 2023 00:44:29 -0800 (PST) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.11 at agentk.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231179AbjK2IoM (ORCPT + 99 others); Wed, 29 Nov 2023 03:44:12 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53714 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229947AbjK2IoL (ORCPT ); Wed, 29 Nov 2023 03:44:11 -0500 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 32EB6BD; Wed, 29 Nov 2023 00:44:17 -0800 (PST) Received: from pps.filterd (m0279866.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 3AT3xrnH024941; Wed, 29 Nov 2023 08:43:49 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=message-id : date : mime-version : subject : to : cc : references : from : in-reply-to : content-type : content-transfer-encoding; s=qcppdkim1; bh=oE9IUeViSbZ4oadInLPrViShcSGPwY0FzWn+luVa67w=; b=IdbAPemj+qsXR1pnmnwe2of/mh4XI9s0nG2oc1oUF/xKbbpt5LB8sm4eGGxUsaWACLEC sfKOGUS19Q1KpdzYxQzgprITgEcDrb+wxZ6mZ2neSfzwxgRf+HnO/dazEegXiCMng58P HIMAZHT2WE4hnowAl+XMH9zeC98VJo4qncog0VPdf7CmOsIRqedUVvFYABlABZzG2AYY kTvsMPwNZyVRSkP0wOGOHS+kPERkqhsbi7aDc/F77CZOgd251Y5qmm4ZyFv1dhwgVS6E +jdhZL62vbRbK4+kcdnjudCbJZSNHm8e6LMcrQsucD9Xawes/fvbbFjBCq5yFKhUT9Wh oA== Received: from nalasppmta02.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3unmra9t9u-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 29 Nov 2023 08:43:48 +0000 Received: from nalasex01c.na.qualcomm.com (nalasex01c.na.qualcomm.com [10.47.97.35]) by NALASPPMTA02.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 3AT8hlxP002974 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 29 Nov 2023 08:43:47 GMT Received: from [10.214.66.253] (10.80.80.8) by nalasex01c.na.qualcomm.com (10.47.97.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1118.40; Wed, 29 Nov 2023 00:43:41 -0800 Message-ID: <1ee02a8e-37f6-4cc1-b9fc-203b2e8022ef@quicinc.com> Date: Wed, 29 Nov 2023 14:13:32 +0530 MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH v3 1/4] iommu/arm-smmu: introduction of ACTLR for custom prefetcher settings Content-Language: en-US To: Dmitry Baryshkov CC: , , , , , , , , , , , , , , , , , , References: <20231127145412.3981-1-quic_bibekkum@quicinc.com> <20231127145412.3981-2-quic_bibekkum@quicinc.com> From: Bibek Kumar Patro In-Reply-To: Content-Type: text/plain; charset="UTF-8"; format=flowed Content-Transfer-Encoding: 7bit X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01c.na.qualcomm.com (10.47.97.35) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: ZYwbXKVIVLbVzZa6hUHDzJhX4E9Ifx21 X-Proofpoint-ORIG-GUID: ZYwbXKVIVLbVzZa6hUHDzJhX4E9Ifx21 X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.997,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2023-11-29_06,2023-11-27_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 malwarescore=0 priorityscore=1501 suspectscore=0 mlxscore=0 clxscore=1015 lowpriorityscore=0 bulkscore=0 adultscore=0 spamscore=0 phishscore=0 mlxlogscore=999 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2311060000 definitions=main-2311290063 X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on agentk.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (agentk.vger.email [0.0.0.0]); Wed, 29 Nov 2023 00:44:29 -0800 (PST) On 11/27/2023 9:37 PM, Dmitry Baryshkov wrote: > On Mon, 27 Nov 2023 at 16:54, Bibek Kumar Patro > wrote: >> >> Currently in Qualcomm SoCs the default prefetch is set to 1 which allows >> the TLB to fetch just the next page table. MMU-500 features ACTLR >> register which is implementation defined and is used for Qualcomm SoCs >> to have a prefetch setting of 1/3/7/15 enabling TLB to prefetch >> the next set of page tables accordingly allowing for faster translations. >> >> ACTLR value is unique for each SMR (Stream matching register) and stored >> in a pre-populated table. This value is set to the register during >> context bank initialisation. >> >> Signed-off-by: Bibek Kumar Patro >> >> --- >> drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c | 56 +++++++++++++++++++++- >> drivers/iommu/arm/arm-smmu/arm-smmu-qcom.h | 6 ++- >> drivers/iommu/arm/arm-smmu/arm-smmu.c | 5 +- >> drivers/iommu/arm/arm-smmu/arm-smmu.h | 5 ++ >> 4 files changed, 68 insertions(+), 4 deletions(-) >> >> diff --git a/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c b/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c >> index 7f52ac67495f..4a38cae29be2 100644 >> --- a/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c >> +++ b/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.c >> @@ -14,6 +14,12 @@ >> >> #define QCOM_DUMMY_VAL -1 >> >> +struct actlr_config { >> + u16 sid; >> + u16 mask; >> + u32 actlr; >> +}; >> + >> static struct qcom_smmu *to_qcom_smmu(struct arm_smmu_device *smmu) >> { >> return container_of(smmu, struct qcom_smmu, smmu); >> @@ -205,10 +211,40 @@ static bool qcom_adreno_can_do_ttbr1(struct arm_smmu_device *smmu) >> return true; >> } >> >> +static void arm_smmu_set_actlr(struct device *dev, struct arm_smmu_device *smmu, int cbndx, >> + const struct actlr_config *actlrcfg, size_t actlrcfg_size) >> +{ >> + struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); >> + struct arm_smmu_master_cfg *cfg = dev_iommu_priv_get(dev); >> + struct arm_smmu_smr *smr; >> + int i; >> + int j; >> + u16 id; >> + u16 mask; >> + int idx; >> + >> + for (i = 0; i < actlrcfg_size; ++i) { >> + id = (actlrcfg + i)->sid; >> + mask = (actlrcfg + i)->mask; >> + >> + for_each_cfg_sme(cfg, fwspec, j, idx) { >> + smr = &smmu->smrs[idx]; >> + if (smr_is_subset(*smr, id, mask)) >> + arm_smmu_cb_write(smmu, cbndx, ARM_SMMU_CB_ACTLR, >> + (actlrcfg + i)->actlr); >> + } >> + } >> +} >> + >> static int qcom_adreno_smmu_init_context(struct arm_smmu_domain *smmu_domain, >> struct io_pgtable_cfg *pgtbl_cfg, struct device *dev) >> { >> struct adreno_smmu_priv *priv; >> + struct arm_smmu_device *smmu = smmu_domain->smmu; >> + struct qcom_smmu *qsmmu = to_qcom_smmu(smmu); >> + const struct actlr_config *actlrcfg; >> + size_t actlrcfg_size; >> + int cbndx = smmu_domain->cfg.cbndx; >> >> smmu_domain->cfg.flush_walk_prefer_tlbiasid = true; >> >> @@ -238,6 +274,12 @@ static int qcom_adreno_smmu_init_context(struct arm_smmu_domain *smmu_domain, >> priv->set_stall = qcom_adreno_smmu_set_stall; >> priv->resume_translation = qcom_adreno_smmu_resume_translation; >> >> + if (qsmmu->data->actlrcfg_gfx) { >> + actlrcfg = qsmmu->data->actlrcfg_gfx; >> + actlrcfg_size = qsmmu->data->actlrcfg_gfx_size; >> + arm_smmu_set_actlr(dev, smmu, cbndx, actlrcfg, actlrcfg_size); >> + } >> + >> return 0; >> } >> >> @@ -263,6 +305,18 @@ static const struct of_device_id qcom_smmu_client_of_match[] __maybe_unused = { >> static int qcom_smmu_init_context(struct arm_smmu_domain *smmu_domain, >> struct io_pgtable_cfg *pgtbl_cfg, struct device *dev) >> { >> + struct arm_smmu_device *smmu = smmu_domain->smmu; >> + struct qcom_smmu *qsmmu = to_qcom_smmu(smmu); >> + const struct actlr_config *actlrcfg; >> + size_t actlrcfg_size; >> + int cbndx = smmu_domain->cfg.cbndx; >> + >> + if (qsmmu->data->actlrcfg) { >> + actlrcfg = qsmmu->data->actlrcfg; >> + actlrcfg_size = qsmmu->data->actlrcfg_size; >> + arm_smmu_set_actlr(dev, smmu, cbndx, actlrcfg, actlrcfg_size); >> + } >> + >> smmu_domain->cfg.flush_walk_prefer_tlbiasid = true; >> >> return 0; >> @@ -464,7 +518,7 @@ static struct arm_smmu_device *qcom_smmu_create(struct arm_smmu_device *smmu, >> return ERR_PTR(-ENOMEM); >> >> qsmmu->smmu.impl = impl; >> - qsmmu->cfg = data->cfg; >> + qsmmu->data = data; > > This should go to a separate commit. It is not related to ACTLR support > >> >> return &qsmmu->smmu; >> } >> diff --git a/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.h b/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.h >> index 593910567b88..138fc57f7b0d 100644 >> --- a/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.h >> +++ b/drivers/iommu/arm/arm-smmu/arm-smmu-qcom.h >> @@ -8,7 +8,7 @@ >> >> struct qcom_smmu { >> struct arm_smmu_device smmu; >> - const struct qcom_smmu_config *cfg; >> + const struct qcom_smmu_match_data *data; >> bool bypass_quirk; >> u8 bypass_cbndx; >> u32 stall_enabled; >> @@ -25,6 +25,10 @@ struct qcom_smmu_config { >> }; >> >> struct qcom_smmu_match_data { >> + const struct actlr_config *actlrcfg; >> + size_t actlrcfg_size; >> + const struct actlr_config *actlrcfg_gfx; >> + size_t actlrcfg_gfx_size; >> const struct qcom_smmu_config *cfg; >> const struct arm_smmu_impl *impl; >> const struct arm_smmu_impl *adreno_impl; >> diff --git a/drivers/iommu/arm/arm-smmu/arm-smmu.c b/drivers/iommu/arm/arm-smmu/arm-smmu.c >> index d6d1a2a55cc0..8e4faf015286 100644 >> --- a/drivers/iommu/arm/arm-smmu/arm-smmu.c >> +++ b/drivers/iommu/arm/arm-smmu/arm-smmu.c >> @@ -990,9 +990,10 @@ static int arm_smmu_find_sme(struct arm_smmu_device *smmu, u16 id, u16 mask) >> * expect simply identical entries for this case, but there's >> * no harm in accommodating the generalisation. >> */ >> - if ((mask & smrs[i].mask) == mask && >> - !((id ^ smrs[i].id) & ~smrs[i].mask)) >> + >> + if (smr_is_subset(smrs[i], id, mask)) >> return i; >> + >> /* >> * If the new entry has any other overlap with an existing one, >> * though, then there always exists at least one stream ID >> diff --git a/drivers/iommu/arm/arm-smmu/arm-smmu.h b/drivers/iommu/arm/arm-smmu/arm-smmu.h >> index 703fd5817ec1..b1638bbc41d4 100644 >> --- a/drivers/iommu/arm/arm-smmu/arm-smmu.h >> +++ b/drivers/iommu/arm/arm-smmu/arm-smmu.h >> @@ -501,6 +501,11 @@ static inline void arm_smmu_writeq(struct arm_smmu_device *smmu, int page, >> writeq_relaxed(val, arm_smmu_page(smmu, page) + offset); >> } >> >> +static inline bool smr_is_subset(struct arm_smmu_smr smrs, u16 id, u16 mask) > > A pointer to the struct, please Noted, will evaluate address this in next revision. Thanks & Regards, Bibek > >> +{ >> + return (mask & smrs.mask) == mask && !((id ^ smrs.id) & ~smrs.mask); >> +} >> + >> #define ARM_SMMU_GR0 0 >> #define ARM_SMMU_GR1 1 >> #define ARM_SMMU_CB(s, n) ((s)->numpage + (n)) >> -- >> 2.17.1 >> > >