Received: by 2002:a05:7412:b10a:b0:f3:1519:9f41 with SMTP id az10csp339630rdb; Thu, 30 Nov 2023 06:18:34 -0800 (PST) X-Google-Smtp-Source: AGHT+IF2Njy9yiL6ZBxdn5KoVQor+FpO0FlBjXkZUL6soIyjUEOgClkdbfPl77YIeJVe2DpCfF83 X-Received: by 2002:a17:902:6941:b0:1cf:ce79:88e8 with SMTP id k1-20020a170902694100b001cfce7988e8mr16013228plt.29.1701353913681; Thu, 30 Nov 2023 06:18:33 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1701353913; cv=none; d=google.com; s=arc-20160816; b=z15rWMOJLfnnjC3hLpNpsyC+sxZisRE1weBEvfq6zorEtCUMMX9wIteB3DSF52CT5y /zl/HvCc+bcTjbeTyWpiRg4TFWM3rpH4UJ+qujUU+Q2eW+ZH+SkTvTBGaCjOeEJdbIc4 MnNd7TMC2MenqdJYG1mwOTR6zITAO/qtgtdVbJRS/i9AjVCvx1+2wxH9E+8n12pUPFP0 hzlMY7UEuL2X0uN2sSYvJpzwcKgr3ABj7cF/mo81Y03XSdra6yNj6FB5KqEWYszjZRNZ v60OYFtbHLUwq/MjjYgwv2SrVYPEjWOZFdjzHxamZli9N6NwnTp9M0T75i3+NA1fuxhc 96jg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=scXzs6XJPKn6ODYgFcum2hnp/bVLhLN9Zq2BFcnqLjA=; fh=dzeRgVLGDmVq9hNJEiN0n1V/WgGOP0ldIogBD04cMYo=; b=KgymcZfCflGbkoIx84ryu22ECLnS0XHyELyfbG9hJlFe1zD0cbfpdSgNIMzXLKfHhQ QzVstC8audg33lhlTVYnvKtDbYFbL0ppCkZnCQ1yhEQoL6V9N0xB3eiQGM7wzWlV4ooA u+f4WfZJCrTqwzlKPWPVajtnsBEjirmDWW5pMn4W++tFnqbZwcZ7k/5IA/KD7T+FcjKz 99M/IR+YkDKfYpTBZcjXcsmY8duKFgKBg4XjMHzKrrhMf9OZH1duGhefblUWDQXm5M0t Ktw9tB3NdbhaJ62cI5etoiY+AOmPHLBCn/1dZjxkqU/4ko5W/HJ1btMEdWk/f4SH5VWx ehIA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=RLEt6XOi; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:8 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=amarulasolutions.com Return-Path: Received: from fry.vger.email (fry.vger.email. [2620:137:e000::3:8]) by mx.google.com with ESMTPS id l9-20020a170902f68900b001cffbe81706si1387845plg.354.2023.11.30.06.18.33 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 30 Nov 2023 06:18:33 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:8 as permitted sender) client-ip=2620:137:e000::3:8; Authentication-Results: mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=RLEt6XOi; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::3:8 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=amarulasolutions.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by fry.vger.email (Postfix) with ESMTP id CDC6C80C7798; Thu, 30 Nov 2023 06:18:30 -0800 (PST) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.11 at fry.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1346117AbjK3OR5 (ORCPT + 99 others); Thu, 30 Nov 2023 09:17:57 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:35104 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1346051AbjK3ORj (ORCPT ); Thu, 30 Nov 2023 09:17:39 -0500 Received: from mail-ej1-x629.google.com (mail-ej1-x629.google.com [IPv6:2a00:1450:4864:20::629]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id E3B3D171E for ; Thu, 30 Nov 2023 06:17:27 -0800 (PST) Received: by mail-ej1-x629.google.com with SMTP id a640c23a62f3a-a18ebac19efso86739466b.0 for ; Thu, 30 Nov 2023 06:17:27 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amarulasolutions.com; s=google; t=1701353846; x=1701958646; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=scXzs6XJPKn6ODYgFcum2hnp/bVLhLN9Zq2BFcnqLjA=; b=RLEt6XOiKpW4a9F9AJnQYh88R8Gk3Txzj+P691Prsmzh+6DULtGTQkp/iAEiPXWG3h YLq0lVdpEWXVXIpSlYcR63bepHW4j6fQ9TakHqHWr9WoMTQNEsISor7fu4fuYenPW7yl lgTIZb+mWouM+6HAf1DRU1Bm135NZyBkTLGXE= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1701353846; x=1701958646; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=scXzs6XJPKn6ODYgFcum2hnp/bVLhLN9Zq2BFcnqLjA=; b=aPaQr3MZLifLU//yozUqib3YSEVIxpKIbNx31p6aX+KTkwX46xpS2mAfHB/3p6B6bi vYAlEjDlrNAhAC1xSfljQVdajTZXLgDjlmRZeqTVxqP5hp2/+oejiyS3jqlVGqWonVjv AEw5FRyUw+V9HIExC6YCqDb7RcALfID2cnQ9wGyrHvOhNOq4m2WQgqWdLZFVHHtw4aR+ XbSOsoHviMJhpZF8FoVhI2Hz+ylpbRjXKpGeDzD5aeVwR+G9cOdRO8aoFkz0YW94PZSu 7V/arvh9sNgOn5t9ZflUKFfnt2Zvx1unX/FnWQXB0Ot+DwHuk38314BUzXhExPkYNaSL Ol2Q== X-Gm-Message-State: AOJu0Yz+GCguOTprzcKRlbkDhZazNnJv785RvCYLjJ/NN9pF1W6UgzXG DE2WsnvaTJ2b3N30KURdgtFg+gMR18pIyugpvksHng== X-Received: by 2002:a17:906:2212:b0:9fd:fdae:a9d0 with SMTP id s18-20020a170906221200b009fdfdaea9d0mr23687301ejs.5.1701353845972; Thu, 30 Nov 2023 06:17:25 -0800 (PST) Received: from localhost.localdomain ([2001:b07:6474:ebbf:d1eb:b106:516d:db0a]) by smtp.gmail.com with ESMTPSA id my18-20020a1709065a5200b009f28db2b702sm716064ejc.209.2023.11.30.06.17.24 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 30 Nov 2023 06:17:25 -0800 (PST) From: Dario Binacchi To: linux-kernel@vger.kernel.org Cc: Amarula patchwork , michael@amarulasolutions.com, Dario Binacchi , Conor Dooley , Fabio Estevam , Krzysztof Kozlowski , NXP Linux Team , Peng Fan , Pengutronix Kernel Team , Rob Herring , Sascha Hauer , Shawn Guo , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: [PATCH v3 10/10] arm64: dts: imx8mn-bsh-smm-s2/pro: add display setup Date: Thu, 30 Nov 2023 15:16:27 +0100 Message-ID: <20231130141705.1796672-11-dario.binacchi@amarulasolutions.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20231130141705.1796672-1-dario.binacchi@amarulasolutions.com> References: <20231130141705.1796672-1-dario.binacchi@amarulasolutions.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on fry.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (fry.vger.email [0.0.0.0]); Thu, 30 Nov 2023 06:18:31 -0800 (PST) From: Michael Trimarchi Add the display and nodes required for its operation. Signed-off-by: Michael Trimarchi Signed-off-by: Dario Binacchi --- Changes in v3: - Replace "synaptics,r63353" compatible with "syna,r63353", as required by vendor-prefixes.yaml. - Squash patch [09/11] dt-bindings: ili9805: add compatible string for Tianma TM041XDHG01 into [07/11] dt-bindings: display: panel: Add Ilitek ili9805 panel controller. Changes in v2: - Adjust the mipi_dsi node based on the latest patches merged into the mainline in the dtsi files it includes. - Added to the series the following patches: - 0001 drm/bridge: Fix bridge disable logic - 0002 drm/bridge: Fix a use case in the bridge disable logic - 0003 samsung-dsim: enter display mode in the enable() callback - 0004 drm: bridge: samsung-dsim: complete the CLKLANE_STOP setting .../freescale/imx8mn-bsh-smm-s2-common.dtsi | 1 + .../freescale/imx8mn-bsh-smm-s2-display.dtsi | 121 ++++++++++++++++++ 2 files changed, 122 insertions(+) create mode 100644 arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-display.dtsi diff --git a/arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-common.dtsi b/arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-common.dtsi index 22a754d438f1..bbb07c650da9 100644 --- a/arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-common.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-common.dtsi @@ -7,6 +7,7 @@ /dts-v1/; #include "imx8mn.dtsi" +#include "imx8mn-bsh-smm-s2-display.dtsi" / { chosen { diff --git a/arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-display.dtsi b/arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-display.dtsi new file mode 100644 index 000000000000..f0a924cbe548 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8mn-bsh-smm-s2-display.dtsi @@ -0,0 +1,121 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) +/* + * Copyright 2021 BSH + */ + +/ { + backlight: backlight { + compatible = "pwm-backlight"; + pwms = <&pwm1 0 700000 0>; /* 700000 ns = 1337Hz */ + brightness-levels = <0 100>; + num-interpolated-steps = <100>; + default-brightness-level = <50>; + status = "okay"; + }; + + reg_3v3_dvdd: regulator-3v3-O3 { + compatible = "regulator-fixed"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_dvdd>; + regulator-name = "3v3-dvdd-supply"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + gpio = <&gpio1 7 GPIO_ACTIVE_LOW>; + }; + + reg_v3v3_avdd: regulator-3v3-O2 { + compatible = "regulator-fixed"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_avdd>; + regulator-name = "3v3-avdd-supply"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + gpio = <&gpio1 5 GPIO_ACTIVE_LOW>; + }; +}; + +&pwm1 { + status = "okay"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_bl>; +}; + +&lcdif { + status = "okay"; + assigned-clocks = <&clk IMX8MN_VIDEO_PLL1>; + assigned-clock-rates = <594000000>; +}; + +&pgc_dispmix { + assigned-clocks = <&clk IMX8MN_CLK_DISP_AXI>, <&clk IMX8MN_CLK_DISP_APB>; + assigned-clock-parents = <&clk IMX8MN_SYS_PLL2_1000M>, <&clk IMX8MN_SYS_PLL1_800M>; + assigned-clock-rates = <500000000>, <200000000>; +}; + +&mipi_dsi { + #address-cells = <1>; + #size-cells = <0>; + status = "okay"; + samsung,esc-clock-frequency = <20000000>; + samsung,pll-clock-frequency = <12000000>; + + panel@0 { + compatible = "sharp,ls068b3sx02", "syna,r63353"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_panel>; + reg = <0>; + + backlight = <&backlight>; + dvdd-supply = <®_3v3_dvdd>; + avdd-supply = <®_v3v3_avdd>; + reset-gpios = <&gpio4 29 GPIO_ACTIVE_HIGH>; + + port { + panel_in: endpoint { + remote-endpoint = <&mipi_dsi_out>; + }; + }; + + }; + + ports { + port@1 { + reg = <1>; + mipi_dsi_out: endpoint { + remote-endpoint = <&panel_in>; + }; + }; + }; +}; + +&gpu { + status = "okay"; +}; + +&iomuxc { + + /* This is for both PWM and voltage regulators for display */ + pinctrl_bl: pwm1grp { + fsl,pins = < + MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x16 + >; + }; + + pinctrl_panel: panelgrp { + fsl,pins = < + MX8MN_IOMUXC_SAI3_RXC_GPIO4_IO29 0x16 /* panel reset */ + >; + }; + + pinctrl_dvdd: dvddgrp { + fsl,pins = < + MX8MN_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x16 /* VDD 3V3_VO3 */ + >; + }; + + pinctrl_avdd: avddgrp { + fsl,pins = < + MX8MN_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x16 /* VDD 3V3_VO2 */ + >; + }; +}; -- 2.43.0